Cypress CY7C68033, CY7C68034 manual Port B, Port D

Page 16

 

 

 

 

 

 

 

 

CY7C68033/CY7C68034

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Table 8. NX2LP-Flex Pin Descriptions (continued)[6]

 

 

56 QFN

Default Pin

NAND

Pin

Default

Description

 

Pin

Name

Firmware

Type

State

 

Number

Usage

 

 

 

 

 

 

 

39

PA6 or

GPIO0

I/O/Z

I

Multiplexed pin whose function is selected by the IFCONFIG[1:0]

 

 

PKTEND

(Input)

 

(PA6)

bits.

 

 

 

 

 

 

 

 

PA6 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

PKTEND is an input used to commit the FIFO packet data to the

 

 

 

 

 

 

 

 

endpoint and whose polarity is programmable via FIFOPIN-

 

 

 

 

 

 

 

 

POLAR[5].

 

 

 

 

 

 

 

 

GPIO1 is a general purpose I/O signal.

 

40

PA7 or

GPIO1

I/O/Z

I

Multiplexed pin whose function is selected by the IFCONFIG[1:0]

 

 

FLAGD or

(Input)

 

(PA7)

and PORTACFG[7] bits.

 

 

SLCS#

 

 

 

 

 

PA7 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FLAGD is a programmable slave-FIFO output status flag signal.

 

 

 

 

 

 

 

 

SLCS# gates all other slave FIFO enable/strobes

 

 

 

 

 

 

 

 

GPIO0 is a general purpose I/O signal.

 

Port B

 

 

 

 

 

 

 

 

18

PB0 or

 

DD0

I/O/Z

I

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

 

FD[0]

 

 

 

 

(PB0)

PB0 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FD[0] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

DD0 is a bidirectional NAND data bus signal.

 

19

PB1 or

 

DD1

I/O/Z

I

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

 

FD[1]

 

 

 

 

(PB1)

PB1 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FD[1] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

DD1 is a bidirectional NAND data bus signal.

 

20

PB2 or

 

DD2

I/O/Z

I

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

 

FD[2]

 

 

 

 

(PB2)

PB2 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FD[2] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

DD2 is a bidirectional NAND data bus signal.

 

21

PB3 or

 

DD3

I/O/Z

I

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

 

FD[3]

 

 

 

 

(PB3)

PB3 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FD[3] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

DD3 is a bidirectional NAND data bus signal.

 

22

PB4 or

 

DD4

I/O/Z

I

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

 

FD[4]

 

 

 

 

(PB4)

PB4 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FD[4] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

DD4 is a bidirectional NAND data bus signal.

 

23

PB5 or

 

DD5

I/O/Z

I

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

 

FD[5]

 

 

 

 

(PB5)

PB5 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FD[5] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

DD5 is a bidirectional NAND data bus signal.

 

24

PB6 or

 

DD6

I/O/Z

I

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

 

FD[6]

 

 

 

 

(PB6)

PB6 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FD[6] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

DD6 is a bidirectional NAND data bus signal.

 

25

PB7 or

 

DD7

I/O/Z

I

Multiplexed pin whose function is selected by IFCONFIG[1:0].

 

 

FD[7]

 

 

 

 

(PB7)

PB7 is a bidirectional I/O port pin.

 

 

 

 

 

 

 

 

FD[7] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

DD7 is a bidirectional NAND data bus signal.

 

PORT D

 

 

 

 

 

 

 

 

45

PD0 or

 

CE0#

I/O/Z

I

Multiplexed pin whose function is selected by the IFCONFIG[1:0]

 

 

FD[8]

 

 

 

 

(PD0)

and EPxFIFOCFG.0 (wordwide) bits.

 

 

 

 

 

 

 

 

FD[8] is the bidirectional FIFO/GPIF data bus.

 

 

 

 

 

 

 

 

CE0# is a NAND chip enable output signal.

Document #: 001-04247 Rev. *D

 

 

Page 16 of 33

[+] Feedback

Image 16
Contents CY7C68033/CY7C68034 Silicon Features Block DiagramCY7C68034 Only Silicon Features CY7C68033 Only Silicon FeaturesOverview Default Nand Firmware FeaturesApplications USB Signaling Speed Functional OverviewClock Frequency Special Function RegistersIOA IOB IOC IOD PSW ACC Exif INT2CLR IOE SBUF1Mpage INT4CLR OEA OEB DPL1 OEC DPH1 OED DPS OEEDefault Silicon ID Values Default VID/PID/DID Bus-powered ApplicationsDefault Silicon ID Values ReNumerationINT2 USB Interrupts USB Interrupt Table for INT2Priority INT2VEC Value Source FIFO/GPIF Interrupt INT4Reset and Wakeup Reset PinProgram/Data RAM Reset Timing Values ConditionRegister Addresses Default Full-Speed Alternate Settings2 Endpoint RAMExternal Fifo Interface Default High-Speed Alternate Settings2Gpif ECC Generation5 Autopointer AccessI2C Controller Feature programmable polarity Pin AssignmentsCY7C68033/CY7C68034 NX2LP-Flex Pin Descriptions 56 QFN Default Pin Pin Default Description NameNand TypePort a Port B Port DPower and Ground GroundRegister Summary NX2LP-Flex Register SummaryRegister can only be reset, it cannot be set Nakirq EP0CS E6CD Flowstbperiod SEL Absolute Maximum Ratings Operating ConditionsAC Electrical Characteristics DC CharacteristicsUSB Transceiver Slave Fifo Asynchronous Read Slave Fifo Asynchronous WriteSlave Fifo Asynchronous Packet End Strobe Slave Fifo Output EnableSlave Fifo Address to Flags/Data FIFOADR10 to SLRD/SLWR/PKTEND Setup Time RD/WR/PKTEND to FIFOADR10 Hold Time Sequence DiagramSequence Diagram of a Single and Burst Asynchronous Read Slave Fifo Asynchronous AddressSequence Diagram of a Single and Burst Asynchronous Write Slave Fifo Asynchronous Write Sequence and Timing Diagram13Package Diagram Ordering InformationPCB Layout Recommendations16 Quad Flat Package No Leads QFN Package Design NotesPlot of the Solder Mask White Area Document History Issue Date Orig. Description of ChangeREV ECN no