Cypress CY7C68033, CY7C68034 Reset Timing Values Condition, Program/Data RAM, Register Addresses

Page 8

CY7C68033/CY7C68034

Table 5. Reset Timing Values

Condition

TRESET

Power-on Reset with crystal

5 ms

 

 

Power-on Reset with external

200 μs + Clock stability time

clock source

 

Powered Reset

200 μs

 

 

Wakeup Pins

The 8051 puts itself and the rest of the chip into a power-down mode by setting PCON.0 = 1. This stops the oscillator and PLL. When WAKEUP is asserted by external logic, the oscil- lator restarts, after the PLL stabilizes, and then the 8051 receives a wakeup interrupt. This applies whether or not NX2LP-Flex is connected to the USB.

The NX2LP-Flex exits the power-down (USB suspend) state using one of the following methods:

USB bus activity (if D+/D– lines are left floating, noise on these lines may indicate activity to the NX2LP-Flex and initiate a wakeup).

External logic asserts the WAKEUP pin

External logic asserts the PA3/WU2 pin.

The second wakeup pin, WU2, can also be configured as a general purpose I/O pin. This allows a simple external R-C network to be used as a periodic wakeup source. Note that WAKEUP is, by default, active LOW.

Program/Data RAM

Internal ROM/RAM Size

The NX2LP-Flex has 1 kBytes ROM and 15 kBytes of internal program/data RAM, where PSEN#/RD# signals are internally ORed to allow the 8051 to access it as both program and data memory. No USB control registers appear in this space.

Internal Code Memory

This mode implements the internal block of RAM (starting at 0x0500) as combined code and data memory, as shown in Figure 6, below.

Only the internal and scratch pad RAM spaces have the following access:

USB download (only supported by the Cypress Manufac- turing Tool)

Setup data pointer

NAND boot access.

Figure 6. Internal Code Memory

FFFF

 

 

7.5 kBytes

 

 

 

 

USB registers

 

 

and 4 kBytes

 

 

FIFO buffers

 

E200

(RD#, WR#)

 

 

 

E1FF

512 Bytes RAM Data

 

E000

(RD#, WR#)*

 

 

 

 

 

 

3FFF

 

 

 

 

 

 

 

 

 

 

 

 

 

15 kBytes RAM

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Code and Data

 

 

 

 

 

 

 

(PSEN#, RD#,

 

 

 

 

 

0500

 

 

 

WR#)*

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0000

 

 

1 kbyte ROM

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

*SUDPTR, USB download, NAND boot access

Register Addresses

Figure 7. Internal Register Addresses

 

FFFF

4 KBytes EP2-EP8

 

 

 

 

buffers

 

 

(8 x 512)

 

F000

 

 

EFFF

 

 

E800

2 KBytes RESERVED

 

 

 

E7FF

64 Bytes EP1IN

 

E7C0

 

 

 

E7BF

64 Bytes EP1OUT

 

E780

 

 

 

E77F

64 Bytes EP0 IN/OUT

 

E740

 

 

 

E73F

64 Bytes RESERVED

 

E700

 

 

 

E6FF

8051 Addressable Registers

 

 

 

E500

(512)

 

 

 

E4FF

Reserved (128)

 

E480

 

 

 

E47F

128 bytes GPIF Waveforms

 

E400

 

 

 

E3FF

Reserved (512)

 

E200

 

 

 

E1FF

 

 

 

512 bytes

 

E000

8051 xdata RAM

 

 

Document #: 001-04247 Rev. *D

Page 8 of 33

[+] Feedback

Image 8
Contents CY7C68033/CY7C68034 Silicon Features Block DiagramCY7C68034 Only Silicon Features CY7C68033 Only Silicon FeaturesApplications Default Nand Firmware FeaturesOverview USB Signaling Speed Functional OverviewClock Frequency Special Function RegistersIOA IOB IOC IOD PSW ACC Exif INT2CLR IOE SBUF1Mpage INT4CLR OEA OEB DPL1 OEC DPH1 OED DPS OEEDefault Silicon ID Values Default VID/PID/DID Bus-powered ApplicationsDefault Silicon ID Values ReNumerationINT2 USB Interrupts USB Interrupt Table for INT2Priority INT2VEC Value Source FIFO/GPIF Interrupt INT4Reset and Wakeup Reset PinRegister Addresses Reset Timing Values ConditionProgram/Data RAM Default Full-Speed Alternate Settings2 Endpoint RAMGpif Default High-Speed Alternate Settings2External Fifo Interface I2C Controller Autopointer AccessECC Generation5 Feature programmable polarity Pin AssignmentsCY7C68033/CY7C68034 NX2LP-Flex Pin Descriptions 56 QFN Default Pin Pin Default Description NameNand TypePort a Port B Port DPower and Ground GroundRegister Summary NX2LP-Flex Register SummaryRegister can only be reset, it cannot be set Nakirq EP0CS E6CD Flowstbperiod SEL Absolute Maximum Ratings Operating ConditionsUSB Transceiver DC CharacteristicsAC Electrical Characteristics Slave Fifo Asynchronous Read Slave Fifo Asynchronous WriteSlave Fifo Address to Flags/Data Slave Fifo Output EnableSlave Fifo Asynchronous Packet End Strobe FIFOADR10 to SLRD/SLWR/PKTEND Setup Time RD/WR/PKTEND to FIFOADR10 Hold Time Sequence DiagramSequence Diagram of a Single and Burst Asynchronous Read Slave Fifo Asynchronous AddressSequence Diagram of a Single and Burst Asynchronous Write Slave Fifo Asynchronous Write Sequence and Timing Diagram13Package Diagram Ordering InformationPCB Layout Recommendations16 Quad Flat Package No Leads QFN Package Design NotesPlot of the Solder Mask White Area REV ECN no Issue Date Orig. Description of ChangeDocument History