Xilinx UG518 manual MB DDR2 Component Memory

Page 14

Chapter 1: SP601 Evaluation Board

Table 1-2:I/O Voltage Rail of FPGA Banks (Cont’d)

FPGA Bank

I/O Voltage Rail

 

 

2

2.5V

 

 

3

1.8V

 

 

References

See the Xilinx Spartan-6 FPGA documentation for more information at

http://www.xilinx.com/support/documentation/spartan-6.htm.

2. 128 MB DDR2 Component Memory

There are 128 MB of DDR2 memory available on the SP601 board. A 1-Gb Elpida EDE1116ACBG (84-ball) DDR2 memory component is accessible through Bank 3 of the LX16 device. The Spartan-6 FPGA hard memory controller is used for data transfer across the DDR2 memory interface's 16-bit data path using SSTL18 signaling. The maximum data rate supported is 800 Mb/s with a memory clock running at 400 MHz. Signal integrity is maintained through DDR2 resistor terminations and memory on-die terminations (ODT), as shown in Table 1-3and Table 1-4.

Table 1-3:Termination Resistor Requirements

Signal Name

Board Termination

On-Die Termination

 

 

 

DDR2_A[14:0]

49.9 ohms to VTT

 

DDR2_BA[2:0]

49.9 ohms to VTT

 

DDR2_RAS_N

49.9 ohms to VTT

 

DDR2_CAS_N

49.9 ohms to VTT

 

DDR2_WE_N

49.9 ohms to VTT

 

DDR2_CS_N

100 ohms to GND

 

 

 

 

DDR2_CKE

4.7K ohms to GND

 

 

 

 

DDR2_ODT

4.7K ohms to GND

 

 

 

 

DDR2_DQ[15:0]

 

ODT

 

 

 

DDR2_UDQS[P,N],

 

ODT

DDR2_LDQS[P,N]

 

 

 

 

 

 

DDR2_UDM, DDR2_LDM

 

ODT

 

 

 

DDR2_CK[P,N]

100 ohm differential at

 

memory component

 

 

 

 

 

 

Notes:

1. Nominal value of VTT for DDR2 interface is 0.9V.

Table 1-4:FPGA On-Chip (OCT) Termination External Resistor Requirements

FPGA U1 Pin

FPGA Pin Number

Board Connection for OCT

 

 

 

ZIO

L6

No Connect

 

 

 

RZQ

C2

100 ohms to GROUND

 

 

 

14

www.xilinx.com

SP601 Hardware User Guide

 

 

UG518 (v1.1) August 19, 2009

Image 14
Contents SP601 Hardware User Guide UG518 v1.1 August 19, 2009 optionalSP601 Hardware User Guide Revision History Date Version RevisionSP601 Hardware User Guide Table of Contents UG518 v1.1 August 19 Additional Resources Conventions Guide ContentsAbout This Guide Meaning or Use Example Online DocumentPreface About This Guide Additional Information SP601 Evaluation BoardOverview Features SP601 Evaluation BoardRelated Xilinx Documents Block DiagramRelated Xilinx Documents Detailed Description SP601 FeaturesFeature Detailed Description SP601 Features Cont’d NumberSpartan-6 XC6SLX16-2CSG324 Fpga 2I/O Voltage Rail of Fpga BanksMB DDR2 Component Memory Name Schematic Netname Memory U25DDR2 Component Memory Connections 3UCF Location Constraints for DDR2 Sdram Address Inputs 4UCF Location Constraints for DDR2 Sdram Data I/O Pins SPI x4 Flash 6J12 SPI Flash Programming HeaderSchematic Netname Pin #Linear Flash BPI 8UCF Location Constraints for BPI Flash ConnectionsFLASHA6 10UCF Location Constraints for BPI Flash Connections 10/100/1000 Tri-Speed Ethernet PHY 8PHY Configuration PinsSchematic Netname U3 M88E111 Pin Bit2 Bit1 Bit0Schematic Netname U3 M88E111 SP601 Evaluation Board 9PHY Connections Cont’dUSB-to-UART Bridge CP2103GM ConnectionsIIC Bus 13IIC Bus TopologyClock Generation 14UCF Location Constraints for IIC ConnectionsVita 57.1 FMC-LPC Connector 16UCF Location Constraints for Oscillator Socket Connections13 LPC Pinout 13 LPC Pinout Cont’d 18UCF Location Constraints for Vita 57.1 FMC-LPC Connections Reference Signal Name Color Label Description Status LEDsSuspend Mode I/O Fpga Awake LED and Suspend JumperFpga Init and Done LEDs Controlled LEDReference Signal Name Color Label Fpga Pin User I/OUser DIP switch Reference Signal Name Color Label Fpga Pin DesignatorUser Pushbutton Switches Gpio Male Pin Header 27UCF Location Constraints for User and General-Purpose I/O AC Adapter and 5V Input Power Jack/Switch Power ManagementFpgaprogb Pushbutton Switch Onboard Power SuppliesPower Management 22Estimated Current Draw Rail Estimated Current aConfiguration Options Jtag ConfigurationConfiguration Options 32VITA 57.1 FMC Jtag Bypass JumperSP601 Evaluation Board References Appendix a References Type/Function Default Default Jumper and Switch SettingsTable B-1Default Jumper and Switch Settings Appendix B Default Jumper and Switch Settings LPC Pin Vita 57.1 FMC ConnectionsTable C-1VITA 57.1 FMC LPC Connections FMCLA08N SP601 Master UCF Appendix D SP601 Master UCF SP601 Hardware User Guide NET Fpgacmpmosi NET Smaclkn