Chapter 1: SP601 Evaluation Board
Table
FPGA Bank | I/O Voltage Rail |
|
|
2 | 2.5V |
|
|
3 | 1.8V |
|
|
References
See the Xilinx
2. 128 MB DDR2 Component Memory
There are 128 MB of DDR2 memory available on the SP601 board. A
Table
Signal Name | Board Termination | |
|
|
|
DDR2_A[14:0] | 49.9 ohms to VTT |
|
DDR2_BA[2:0] | 49.9 ohms to VTT |
|
DDR2_RAS_N | 49.9 ohms to VTT |
|
DDR2_CAS_N | 49.9 ohms to VTT |
|
DDR2_WE_N | 49.9 ohms to VTT |
|
DDR2_CS_N | 100 ohms to GND |
|
|
|
|
DDR2_CKE | 4.7K ohms to GND |
|
|
|
|
DDR2_ODT | 4.7K ohms to GND |
|
|
|
|
DDR2_DQ[15:0] |
| ODT |
|
|
|
DDR2_UDQS[P,N], |
| ODT |
DDR2_LDQS[P,N] |
| |
|
| |
|
|
|
DDR2_UDM, DDR2_LDM |
| ODT |
|
|
|
DDR2_CK[P,N] | 100 ohm differential at |
|
memory component |
| |
|
| |
|
|
|
Notes:
1. Nominal value of VTT for DDR2 interface is 0.9V.
Table
FPGA U1 Pin | FPGA Pin Number | Board Connection for OCT |
|
|
|
ZIO | L6 | No Connect |
|
|
|
RZQ | C2 | 100 ohms to GROUND |
|
|
|
14 | www.xilinx.com | SP601 Hardware User Guide |
|
| UG518 (v1.1) August 19, 2009 |