Xilinx UG518 manual NET Fpgacmpmosi

Page 54

Appendix D: SP601 Master UCF

NET "FPGA_CMP_MOSI"

LOC = "V16";

NET "FPGA_D0_DIN_MISO_MISO1"

LOC = "R13";

NET "FPGA_D1_MISO2"

LOC = "T14";

NET "FPGA_D2_MISO3"

LOC = "V14";

NET "FPGA_DONE"

LOC = "V17";

NET "FPGA_HSWAPEN"

LOC = "D4";

NET "FPGA_INIT_B"

LOC = "U3";

NET "FPGA_M0_CMP_MISO"

LOC = "T15";

NET "FPGA_M1"

LOC = "N12";

NET "FPGA_MOSI_CSI_B_MISO0"

LOC = "T13";

NET "FPGA_ONCHIP_TERM1"

LOC = "L6";

NET "FPGA_ONCHIP_TERM2"

LOC = "C2";

NET "FPGA_PROG_B"

LOC = "V2";

NET "FPGA_SUSPEND"

LOC = "R16";

NET "FPGA_TCK_BUF"

LOC = "A17";

NET "FPGA_TDI_BUF"

LOC = "D15";

NET "FPGA_TDO"

LOC = "D16";

NET "FPGA_TMS_BUF"

LOC = "B18";

NET "FPGA_VTEMP"

LOC = "P3";

NET "GPIO_BUTTON0"

LOC = "P4";

NET "GPIO_BUTTON1"

LOC = "F6";

NET "GPIO_BUTTON2"

LOC = "E4";

NET "GPIO_BUTTON3"

LOC = "F5";

NET "GPIO_HDR0"

LOC = "N17";

NET "GPIO_HDR1"

LOC = "M18";

NET "GPIO_HDR2"

LOC = "A3";

NET "GPIO_HDR3"

LOC = "L15";

NET "GPIO_HDR4"

LOC = "F15";

NET "GPIO_HDR5"

LOC = "B4";

NET "GPIO_HDR6"

LOC = "F13";

NET "GPIO_HDR7"

LOC = "P12";

NET "GPIO_LED_0"

LOC = "E13";

NET "GPIO_LED_1"

LOC = "C14";

NET "GPIO_LED_2"

LOC = "C4";

NET "GPIO_LED_3"

LOC = "A4";

NET "GPIO_SWITCH_0"

LOC = "D14";

NET "GPIO_SWITCH_1"

LOC = "E12";

NET "GPIO_SWITCH_2"

LOC = "F12";

NET "GPIO_SWITCH_3"

LOC = "V13";

NET "IIC_SCL_MAIN"

LOC = "P11";

NET "IIC_SDA_MAIN"

LOC = "N10";

NET "PHY_COL"

LOC = "L14";

NET "PHY_CRS"

LOC = "M13";

NET "PHY_INT"

LOC = "J13";

NET "PHY_MDC"

LOC = "N14";

NET "PHY_MDIO"

LOC = "P16";

NET "PHY_RESET"

LOC = "L13";

NET "PHY_RXCLK"

LOC = "L16";

NET "PHY_RXCTL_RXDV"

LOC = "N18";

NET "PHY_RXD0"

LOC = "M14";

NET "PHY_RXD1"

LOC = "U18";

NET "PHY_RXD2"

LOC = "U17";

NET "PHY_RXD3"

LOC = "T18";

NET "PHY_RXD4"

LOC = "T17";

NET "PHY_RXD5"

LOC = "N16";

NET "PHY_RXD6"

LOC = "N15";

NET "PHY_RXD7"

LOC = "P18";

NET "PHY_RXER"

LOC = "P17";

NET "PHY_TXCLK"

LOC = "B9";

54

www.xilinx.com

SP601 Hardware User Guide

 

 

UG518 (v1.1) August 19, 2009

Image 54
Contents SP601 Hardware User Guide UG518 v1.1 August 19, 2009 optionalSP601 Hardware User Guide Revision History Date Version RevisionSP601 Hardware User Guide Table of Contents UG518 v1.1 August 19 Guide Contents About This GuideAdditional Resources Conventions Online Document Preface About This GuideMeaning or Use Example SP601 Evaluation Board OverviewAdditional Information Features SP601 Evaluation BoardBlock Diagram Related Xilinx DocumentsRelated Xilinx Documents SP601 Features FeatureDetailed Description Detailed Description SP601 Features Cont’d NumberSpartan-6 XC6SLX16-2CSG324 Fpga 2I/O Voltage Rail of Fpga BanksMB DDR2 Component Memory Schematic Netname Memory U2 5DDR2 Component Memory ConnectionsName 3UCF Location Constraints for DDR2 Sdram Address Inputs 4UCF Location Constraints for DDR2 Sdram Data I/O Pins SPI x4 Flash 6J12 SPI Flash Programming HeaderSchematic Netname Pin #Linear Flash BPI 8UCF Location Constraints for BPI Flash ConnectionsFLASHA6 10UCF Location Constraints for BPI Flash Connections 10/100/1000 Tri-Speed Ethernet PHY 8PHY Configuration PinsSchematic Netname U3 M88E111 Pin Bit2 Bit1 Bit0Schematic Netname U3 M88E111 SP601 Evaluation Board 9PHY Connections Cont’dUSB-to-UART Bridge CP2103GM ConnectionsIIC Bus 13IIC Bus TopologyClock Generation 14UCF Location Constraints for IIC ConnectionsVita 57.1 FMC-LPC Connector 16UCF Location Constraints for Oscillator Socket Connections13 LPC Pinout 13 LPC Pinout Cont’d 18UCF Location Constraints for Vita 57.1 FMC-LPC Connections Reference Signal Name Color Label Description Status LEDsSuspend Mode I/O Fpga Awake LED and Suspend JumperFpga Init and Done LEDs Controlled LEDReference Signal Name Color Label Fpga Pin User I/OUser DIP switch Reference Signal Name Color Label Fpga Pin DesignatorUser Pushbutton Switches Gpio Male Pin Header 27UCF Location Constraints for User and General-Purpose I/O AC Adapter and 5V Input Power Jack/Switch Power ManagementFpgaprogb Pushbutton Switch Onboard Power SuppliesPower Management 22Estimated Current Draw Rail Estimated Current aConfiguration Options Jtag ConfigurationConfiguration Options 32VITA 57.1 FMC Jtag Bypass JumperSP601 Evaluation Board References Appendix a References Default Jumper and Switch Settings Table B-1Default Jumper and Switch SettingsType/Function Default Appendix B Default Jumper and Switch Settings Vita 57.1 FMC Connections Table C-1VITA 57.1 FMC LPC ConnectionsLPC Pin FMCLA08N SP601 Master UCF Appendix D SP601 Master UCF SP601 Hardware User Guide NET Fpgacmpmosi NET Smaclkn