Power Management
MCF52211 ColdFire® Integrated Microcontroller Reference Manual, Rev. 2
8-16 Freescale Semiconductor
I2C Module Enabled Yes2Enabled Yes2Stopped No
QSPI Enabled Yes2Enabled Yes2Stopped No
DMA Timers Enabled Yes2Enabled Yes2Stopped No
Interrupt Controller Enabled Yes2Enabled Yes2Enabled Yes2
I/O Ports Enabled No Enabled No Enabled No
Reset Controller Enabled Yes3Enabled Yes3Enabled Yes3
Chip Configuration Module Enabled No Enabled No Stopped No
Power Management Enabled No Enabled No Stopped No
Clock Module Enabled Yes2Enabled Yes2Enabled Yes2
Edge port Enabled Yes2Enabled Yes2Stopped Yes2
Programmable Interrupt Timers Enabled Yes2Program Yes2Stopped No
ADC Enabled Yes2Program Yes2Stopped No
General Purpose Timer Enabled Yes2Enabled Yes2Stopped No
PWM Program No Program No Stopped No
BDM Enabled Yes4Enabled Yes4Enabled Yes4
JTAG Enabled No Enabled No Enabled No
1Program Indicates that the peripheral function during the low-power mode is dependent on programmable bits in the
peripheral register map.
2These modules can generate a interrupt that exits a low-power mode. The CPU begins to service the interrupt exception
after wakeup.
3These modules can generate a reset that exits any low-power mode.
4The BDM logic is clocked by a separate TCLK clock. Entering halt mode via the BDM port exits any low-power mode.
Upon exit from halt mode, the previous low-power mode is re-entered and changes made in halt mode remains in effect.

Table 8-10. CPU and Peripherals in Low-Power Modes (continued)

Module
Peripheral Status1 / Wakeup Capability
Wait Mode Doze Mode Stop Mode