ColdFire Flash Module (CFM)
MCF52211 ColdFire® Integrated Microcontroller Reference Manual, Rev. 2
18-16 Freescale Semiconductor

18.3.3.9 CFMCLKSEL — CFM Clock Select Register

The CFMCLKSEL register reflects the factory setting for read access latency from the system bus to the
flash block.
Figure 18-13. CFM Clock Select Register (CFMCLKSEL)
CFMCLKSEL register bits [1:0] are read-only, while the remaining bits read 0 and are not writable.

18.4 Functional Description

18.4.1 General

The following modes and operations are described in the corresponding sections:
1. Flash normal mode (Section 18.4.2, “Flash Normal Mode”)
a) Read operation (Section 18.4.2.1, “Read Operation”)
b) Write operation (Section 18.4.2.2, “Write Operation”)
c) Program, erase, and verify operations (Section 18.4.2.3, “Program, Erase, and Verify
Operations”)
d) Stop mode (Section 18.4.2.4, “Stop Mode”)
2. Flash security operation (Section 18.4.3, “Flash Security Operation”)
IPSBAR
Offset: 0x1D_004A(CFMCLKSEL)
Access: User read/write
1514131211109876543210
R00000000000000CLKSEL
W
Reset00000000000000F
1
1Reset state set by factory.
F1
Table 18-14. CFMCLKSEL Field Descriptions
Field Description
15 - 2 Reserved, should read 0
1 - 0
CLKSEL
Flash Read Access Latency Select
The CLKSEL bits set the read access latency to the flash block. Ta bl e 1 8 - 1 5 describes the setting that
selects between single-cycle and two-cycle flash block read access.
Table 18-15. Clock Select States
CLKSEL[1:0] Description Burst Read Access
2’b10 Single-Cycle Flash Block Read Access 1-1-1-1
All other combinations Two-cycle Flash Block Read Access 2-1-1-1