79
3.3 Standby Control Register (STCR)
φ is twice as large as X0 when GCR CHC is 1, and is the cycle of PLL oscillation frequenc y
when CHC is 0.
[bit 01, 00] (Reserved)
These bits are reserved. The value read from this bit is undefi ned.
Table 3.3-1 Oscillation Stabilization Wait Time Specified by OSC1 and OSC0
OSC1 OSC0 Oscillation stabilization wait time
00
φ × 215
01
φ × 217
10
φ × 219
11
φ × 221 [Initial value]