94
CHAPTER 3 CLOCK GENERATOR AND CONTROLLER
L level application to RSTX pin --> occurrence of internal reset --> restart of oscillation
circuit operation --> wait for oscillation stabilization --> restart of internal peripheral clock
supply after stabilization --> restart of internal DMA clock supply --> restart of internal
bus clock supply --> restart of internal CPU clock supply --> reset vector fetch --> restart
of instruction execution from reset entry address
<Notes>
If a periphe ral interrupt reque st has already be en issued when 1 is written to STCR re gister
bit 7, the writing is ignored and transition to the stop state does not occur.
After power-on resetting, every internal clock is supplied to initialize the internal states.
However, after resetting other than power-on resetting, n o internal clock is suppli ed during
the oscillation stabilization wait time.
When trans ition to the sleep state h as occurred because of a C- bus RAM program, do not
use an interrupt but use resetting to return from the sleep state .