377
APPENDIX A I/O Maps
000600HDDR3 [W]
00000000 DDR2 [W]
00000000 - - Data direction
register
000604HDDR7 [W]
-------0 DDR6 [W]
00000000 DDR5 [W]
00000000 DDR4 [W]
00000000
000608HDDRB [W]
00000000 DDRA [W]
-0000000 - DDR8 [W]
--000000
Table A-5 I/O Map (5/6)
Address Register Internal resource
+0 +1 +2 +3
Table A-6 I/O Map
Address Register Internal source
+0 +1 +2 +3
00060CHASR1 [W]
00000000 00000001 AMR1 [W ]
00000000 00000000 External bus interface
000610HASR2 [W]
00000000 00000010 AMR2 [W ]
00000000 00000000
000614HASR3 [W]
00000000 00000011 AMR3 [W ]
00000000 00000000
000618HASR4 [W]
00000000 00000100 AMR4 [W ]
00000000 00000000
00061CHASR5 [W]
00000000 00000101 AMR5 [W ]
00000000 00000000
000620HAMD0 [R/W]
---XX111 AMD1 [R/W]
0--00000 AMD32 [R/W]
00000000 AMD4 [R/W]
0--00000
000624HAMD5 [R/W]
0--00000 DSCR [W]
00000000 RFCR [R/W]
--XXXXXX 00---000
000628HEPCR0 [W]
----1100 -1111111 EPCR0 [W]
-------1 11111111
00062CHDMCR4 [R/W]
00000000 0000000- DMCR5 [R/W]
00000000 0000000-
000630H to
0007BCH
- Reserved
0007C0HFSTR [R/W]
000XXXX0 - - Flash memory
0007C4H to
0007F8H
- Reserved
0007FCH- LER [W]
-----000 MODR [W]
XXXXXXXX Little endian register
mode register