381
APPENDIX B Interrupt Vectors
Reserved for the system 47 2F ICR31 340H000FFF40H
Reserved for the system 48 30 - 33CH000FFF3CH
Reserved for the system 49 31 - 338H000FFF38H
Reserved for the system 50 32 - 334H000FFF34H
Reserved for the system 51 33 - 330H000FFF30H
Reserved for the system 52 34 - 32CH000FFF2CH
Reserved for the system 53 35 - 328H000FFF28H
Reserved for the system 54 36 - 324H000FFF24H
Reserved for the system 55 37 - 320H000FFF20H
Reserved for the system 56 38 - 31CH000FFF1CH
Reserved for the system 57 39 - 318H000FFF18H
Reserved for the system 58 3A - 314H000FFF14H
Reserved for the system 59 3B - 310H000FFF10H
Reserved for the system 60 3C - 30CH000FFF0CH
Reserved for the system 61 3D - 308H000FFF08H
Reserved for the system 62 3E - 304H000FFF04H
Delay interrupt cause bit 63 3F ICR47 300H000FFF00 H
System reservation (used by
REALOS) *364 40 2FCH000FFEFCH
System reservation (used by
REALOS) *365 41 2F8H000FFEF8H
Used for INT instruction 66
to
255
42
to
FF
–2F4
H
to
000H
000FFEF4H
to
000FFC00H
Table B-2 Interrupt Vectors (2/2)
Interrupt cause
Interrupt number Interrupt
level *1 Offset TBR default
address *2
Decimal Hexa-
decimal
*1 The ICR is a register provided in the interrupt cont roller that sets an interrupt level for
each interrupt request. It is provided for each interrupt request.
*2 The TBR is a register that indicates the first address of vec tor tables for EIT. The
address, given by adding an offset value specified for e ach TBR and EIT factor,
becomes a vector address.
*3 When using the REALOS or FR, use the 0x40 and 0x41 interrupts for system codes.