380
APPENDIX B Interrupt Vectors
UART 2 reception completion 22 16 ICR06 3A4H000FFFA4H
UART 0 send completion 23 17 ICR0 7 3A0H000FFFA0H
UART 1 send completion 24 18 ICR0 8 39CH000FFF9CH
UART 2 send completion 25 19 ICR0 9 398H000FFF98H
DMAC 0 (end, error) 26 1A ICR1 0 394H000FFF94H
DMAC 1 (end, error) 27 1B ICR1 1 390H000FFF90H
DMAC 2 (end, error) 28 1C ICR12 38CH000FFF8CH
DMAC 3 (end, error) 29 1D ICR13 388H000FFF88H
DMAC 4 (end, error) 30 1E ICR1 4 384H000FFF84H
DMAC 5 (end, error) 31 1F ICR15 380H000FFF80H
DMAC 6 (end, error) 32 20 ICR16 37CH000FFF7CH
DMAC 7 (end, error) 33 21 ICR17 378H000FFF78H
A/D (serial) 34 22 ICR18 374H000FFF74H
Reload timer 0 35 23 ICR19 370H000FFF70H
Reload timer 1 36 24 ICR20 36CH000FFF6CH
Reload timer 2 37 25 ICR21 368H000FFF68H
Table B-1 Interrupt Vectors (1/2)
Cause for the interrupt
Interrupt No. Interrupt
level *1 Offset TBR default
address *2
Decimal Hexa-
decimal
Table B-2 Interrupt Vectors (2/2)
Interrupt cause
Interrupt number Interrupt
level *1 Offset TBR default
address *2
Decimal Hexa-
decimal
PWM 0 38 26 ICR22 364H000FFF64H
PWM 1 39 27 ICR23 360H000FFF60H
PWM 2 40 28 ICR24 35CH000FFF5CH
PWM 3 41 29 ICR25 358H000FFF58H
U-TIMER 0 42 2A ICR26 354H000FFF54H
U-TIMER 1 43 2B ICR27 350H000FFF50H
U-TIMER 2 44 2C ICR28 34CH000FFF4CH
FLASH memory 45 2D ICR29 348H000FFF48H
Reserved for the system 46 2E ICR30 344H000FFF44H