4
CHAPTER 1 OVERVIEW
conversion
Starting: Selectable from software, external trigger, and internal timer
Reload timer
16-bit timer: Three channels
Internal clock: 2-clock cycle resolution. Selec table from 2-, 8-, and 32-frequency divi sion
mode
Other interval timers
16-bit timer: Three channels (U-Timer)
PWM tim er: Four channels
Watchdo g timer: One channel
Bit search module
Searches for the bit position that first changes b etween 1 and 0 beginning from MSB of a
word in one cycle.
Interrupt controller
External interrupt input: Nonmaskable interrupt, normal interrupt × 4 (INT0 to INT3)
Internal i nterrupt causes: UART, DMAC, A/D, reload timer, PWM, UTIMER, and delayed
interrupt
Up to 16 pr iority levels are programmable for interrupts other than nonm askable interrupts.
Reset types
Power-on rese t, watchdog timer reset, software reset, and external reset
Power save mode
Sleep/s top mode
Clock control
Gear func tion: Desired oper ating clock fre quencies can be set fo r the CPU and perip herals
independently.
A gear clock can be selected from 1/1, 1/2, 1/4, and 1/8 (or 1/2, 1/4, 1/8, and 1/16).
However, the operating clock frequency for peripheral s cannot exceed 25 MHz.
Others
Packa ges: QFP-100, LQFP-100, FBGA-112
CMOS technology: 0.5 µm
Power sup ply: 3.3 V plus or minus 0.3 V
254-kilobyte flash ROM: Can be read, written, and erased by a single power supply.