249
10.2 Serial Mode Register (SMR)
[bit 1] SCKE (SCLK Enable)
When communication is performed in CLK synchronou s mode (mode 2), this bit specifies
whether to use the SC pin as a clock input pin or a clock output pin.
Set this bit to "0" in CLK asynchronous mode or external clo ck mode.
0: Clock input pin (initial value)
1: Clock output pin
<Note>
To use the SC pin as a clock input pin, set the CS0 bi t in advance to 1 to sele ct the external
clock.
[bit 0] SOE (Serial Output Enable)
There is an external pin (SO) that is also desig ned to be u sed f or a ge neral -purpo se I/O port
pin. This bit specifies whether to use the external pin (SO) as a serial ou tput pin or an I/O
port pin.
0: General-purpose I/O port pin (initial value)
1: Serial data output pin (SO)