Intel 41110 manual Board Layout Guidelines, Adapter Card Topology

Page 27

Board Layout Guidelines

7

This chapter provides details on adapter card stackup suggestions. It is highly recommended that signal integrity simulations be run to verify each 41110 PCB layout especially if it deviates from the recommendations listed in these design guidelines.

7.1Adapter Card Topology

The 41110 will be implemented on PCI-E adapter cards with an eight layer stackup PCB. The specified impedance range for all adapter card implementations will be 60+/-15%. Adjustments will be made for interfaces specified at other impedances. Table 3 defines the typical layer geometries for eight layer boards.

Table 3.

Adapter Card Stack Up, Microstrip and Stripline

 

 

 

 

 

 

 

 

 

Variable

Type

Nominal

Minimum

Maximum

Notes

 

(mils)

(mils)

(mils)

 

 

 

 

 

 

 

 

 

 

Solder Mask Thickness (mil)

N/A

0.8

0.6

1.0

 

 

 

 

 

 

 

 

 

Solder Mask Er

N/A

3.65

3.65

3.65

 

Core Thickness (mil)

N/A

2.8

3.0

3.2

 

 

 

 

 

 

 

 

 

Core Er

N/A

4.3

3.75

4.85

2113 material

Plane Thickness (mil)

Power

2.7

2.5

2.9

 

 

 

 

 

 

Ground

1.35

1.15

1.55

 

 

 

 

 

 

 

 

 

 

 

 

 

1

3.5

3.3

3.7

The trace height will be determined to

 

Trace Height (mil)

 

 

 

 

 

2

3.5

3.3

3.7

 

achieve a nominal 60 .

 

 

 

 

 

 

 

 

3

10.5

9.9

11.1

 

 

 

 

 

 

 

 

 

 

Microstrip

4.30

3.75

4.85

2113 material

 

 

 

 

 

 

 

 

Preg Er

Stripline1

4.30

3.75

4.85

2113 material

 

 

 

 

 

 

 

 

 

 

 

7628 material. Trace height 3 is composed

 

 

Stripline2

4.3

3.75

4.85

of one piece of 2113 and one piece of

 

 

 

 

 

 

7628.

 

 

 

 

 

 

 

Trace Thickness (mil)

Microstrip

1.75

1.2

2.3

 

 

 

 

 

 

Stripline

1.4

1.2

1.6

 

 

 

 

 

 

 

 

 

 

 

 

Trace Width (mil)

Microstrip

4.0

2.5

5.5

 

 

 

 

 

 

 

 

 

 

Stripline

4.0

2.5

5.5

 

 

 

 

 

 

 

Total Thickness (mil)

FR4

62.0

56.0

68.0

 

 

 

 

 

 

 

Trace Spacing (using

[12]/[16]

 

 

 

 

microstrip E2E/C2C)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Trace Spacing (using

[12]/[16]

 

 

 

 

 

stripline E2E/C2C)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Trace Impedance

Microstrip

60

51

69

 

 

 

 

 

 

 

 

Stripline

60

51

69

 

 

 

 

 

 

 

 

 

 

 

Intel® 41110 Serial to Parallel PCI Bridge Design Guide

27

Image 27
Contents Design Guide Intel 41110 Serial to Parallel PCI BridgeIntel 41110 Serial to Parallel PCI Bridge Design Guide Contents Tables FiguresContents Date Revision Description March 001 Initial release Revision HistoryTerm Definition About This DocumentTerminology and Definitions Terminology and Definitions Sheet 1Terminology and Definitions Sheet 2 About This DocumentPCI Express Interface Features PCI-X Interface FeaturesIntroduction2 Introduction Power ManagementSMBus for configuration register initialization SMBus InterfaceMicrocontroller Connections to Microcontroller Block DiagramRelated Documents JtagIntel 41110 Serial to Parallel PCI Bridge Applications Block DiagramAdapter Card Block Diagram Package Information Package SpecificationPackage Information Bridge Package Dimensions Side View41110 Decoupling Guidelines Power Plane LayoutPower Plane Layout 300 Split Voltage PlanesDecoupling Guidelines 41110PCI Reset and Power Timing Considerations5 ARST# and PERST# Timing RequirementsVCC15 and VCC33 Voltage Requirements Reset and Power Timing Considerations General Routing Guidelines General Routing GuidelinesCrosstalk General Routing Guidelines EMI ConsiderationsPower Distribution and Decoupling Trace ImpedanceDecoupling Cross Section of Differential Trace Differential ImpedanceBoard Layout Guidelines Adapter Card TopologyAdapter Card Stack Up, Microstrip and Stripline Adapter Card Stackup Board Layout GuidelinesINTx Routing Table AINT# Interrupt Pins PCI Express INTx MessagePCI-X Layout Guidelines InterruptsInterrupt Binding for Devices Behind a Bridge PCI ArbitrationInterrupt Routing for Devices Behind a Bridge PCI-X Layout GuidelinesPCI Resistor Compensation PCI General Layout GuidelinesPCI/PCI-X Frequency/Mode Straps PCI-X SignalsPCI Clock Layout Guidelines PCI Pullup Resistors Not RequiredPCI Clock Distribution and Matching Requirements Parameter Routing Guidelines PCI-X Clock Layout Requirements SummaryPCI-X Topology Layout Guidelines 41110 Layout AnalysisPCI-X Slot Guidelines Embedded PCI-X 133 MHz Embedded PCI-X 133 MHz Routing RecommendationsParameter Routing Guideline for Lower AD Bus Embedded PCI-X 100 MHz Routing Recommendations Embedded PCI-X 100 MHzPCI-X 66 MHz Embedded Routing Recommendations PCI-X 66 MHz Embedded TopologyPCI 66 MHz Embedded Table PCI 66 MHz Embedded TopologyPCI 33 MHz Embedded Routing Recommendations PCI 33 MHz Embedded Mode TopologyGeneral recommendations PCI Express LayoutAdapter Card Routing Recommendations Sheet 1 PCI-Express Layout GuidelinesAdapter Card Layout Guidelines PCI Express LayoutAdapter Card Routing Recommendations Sheet 2 This page intentionally left blank Circuit Implementations ConfigCircuit Implementations 10.1 41110 Analog Voltage FiltersPCI Express Analog Voltage Filter PCI Analog Voltage FiltersPCI Express Analog Voltage Filter Circuit Bandgap Analog Voltage FilterBandgap Analog Voltage Filter Circuit 10.2 41110 Reference and Compensation PinsSMBUs Address Configuration SM BusBit Value This page intentionally left blank CRB Board Stackup Sheet 1 Layer Type Thickness Copper WeightCustomer Reference Boards Board Stack-upCRB Board Stackup Sheet 2 MaterialImpedance Customer Reference BoardsMechanical Outline Board OutlineThis page intentionally left blank PERCOMP10 Design Guide ChecklistPCI Express Interface Signals Signals Recommendations Reason/ImpactPCI/PCI-X Interface Signals Sheet 1 Design Guide ChecklistMiscellaneous Signals PCI/PCI-X Interface Signals Sheet 2Recommendations Reason/Impact SMBus Interface SignalsBallout Pin Name Usage Reset PinsSignal Recommendations Reason/Impact Power and Ground SignalsJtag Signals This page intentionally left blank