Intel 41110 manual Contents

Page 3

 

 

 

Contents

Contents

 

1

About This Document

7

 

1.1

Terminology and Definitions

7

2

Introduction

9

 

2.1

PCI Express Interface Features

9

 

2.2

PCI-X Interface Features

9

 

2.3

Power Management

10

 

2.4

SMBus Interface

10

 

2.5

JTAG

12

 

2.6

Related Documents

12

 

2.7

Intel® 41110 Serial to Parallel PCI Bridge Applications

13

3

Package Information

15

 

3.1

Package Specification

15

4

Power Plane Layout

17

 

4.1

41110 Decoupling Guidelines

17

 

4.2

Split Voltage Planes

19

5

41110 Reset and Power Timing Considerations

21

 

5.1

A_RST# and PERST# Timing Requirements

21

 

5.2

VCC15 and VCC33 Voltage Requirements

21

6

General Routing Guidelines

23

 

6.1

General Routing Guidelines

23

 

6.2

Crosstalk

23

 

6.3

EMI Considerations

24

 

6.4

Power Distribution and Decoupling

25

 

6.5

Trace Impedance

25

7

Board Layout Guidelines

27

 

7.1

Adapter Card Topology

27

8

PCI-X Layout Guidelines

29

 

8.1

Interrupts

29

 

8.2

PCI Arbitration

30

 

8.3

PCI General Layout Guidelines

31

 

8.4

PCI Clock Layout Guidelines

32

 

8.5

PCI-X Topology Layout Guidelines

35

 

8.6

41110 Layout Analysis

35

9

PCI Express Layout

41

 

9.1

General recommendations

41

 

9.2

PCI-Express Layout Guidelines

42

 

9.3

Adapter Card Layout Guidelines

42

10

Circuit Implementations

45

 

10.1

41110 Analog Voltage Filters

45

Intel® 41110 Serial to Parallel PCI Bridge Design Guide

iii

Image 3
Contents Design Guide Intel 41110 Serial to Parallel PCI BridgeIntel 41110 Serial to Parallel PCI Bridge Design Guide Contents Tables FiguresContents Date Revision Description March 001 Initial release Revision HistoryTerm Definition About This DocumentTerminology and Definitions Terminology and Definitions Sheet 1Terminology and Definitions Sheet 2 About This DocumentPCI Express Interface Features PCI-X Interface FeaturesIntroduction2 Introduction Power ManagementSMBus for configuration register initialization SMBus InterfaceMicrocontroller Connections to Microcontroller Block DiagramRelated Documents JtagIntel 41110 Serial to Parallel PCI Bridge Applications Block DiagramAdapter Card Block Diagram Package Information Package SpecificationPackage Information Bridge Package Dimensions Side View41110 Decoupling Guidelines Power Plane LayoutPower Plane Layout 300 Split Voltage PlanesDecoupling Guidelines 41110PCI Reset and Power Timing Considerations5 ARST# and PERST# Timing RequirementsVCC15 and VCC33 Voltage Requirements Reset and Power Timing Considerations General Routing Guidelines General Routing GuidelinesCrosstalk General Routing Guidelines EMI ConsiderationsPower Distribution and Decoupling Trace ImpedanceDecoupling Cross Section of Differential Trace Differential ImpedanceBoard Layout Guidelines Adapter Card TopologyAdapter Card Stack Up, Microstrip and Stripline Adapter Card Stackup Board Layout GuidelinesINTx Routing Table AINT# Interrupt Pins PCI Express INTx MessagePCI-X Layout Guidelines InterruptsInterrupt Binding for Devices Behind a Bridge PCI ArbitrationInterrupt Routing for Devices Behind a Bridge PCI-X Layout GuidelinesPCI Resistor Compensation PCI General Layout GuidelinesPCI/PCI-X Frequency/Mode Straps PCI-X SignalsPCI Clock Layout Guidelines PCI Pullup Resistors Not RequiredPCI Clock Distribution and Matching Requirements Parameter Routing Guidelines PCI-X Clock Layout Requirements SummaryPCI-X Topology Layout Guidelines 41110 Layout AnalysisPCI-X Slot Guidelines Embedded PCI-X 133 MHz Embedded PCI-X 133 MHz Routing RecommendationsParameter Routing Guideline for Lower AD Bus Embedded PCI-X 100 MHz Routing Recommendations Embedded PCI-X 100 MHzPCI-X 66 MHz Embedded Routing Recommendations PCI-X 66 MHz Embedded TopologyPCI 66 MHz Embedded Table PCI 66 MHz Embedded TopologyPCI 33 MHz Embedded Routing Recommendations PCI 33 MHz Embedded Mode TopologyGeneral recommendations PCI Express LayoutAdapter Card Routing Recommendations Sheet 1 PCI-Express Layout GuidelinesAdapter Card Layout Guidelines PCI Express LayoutAdapter Card Routing Recommendations Sheet 2 This page intentionally left blank Circuit Implementations ConfigCircuit Implementations 10.1 41110 Analog Voltage FiltersPCI Express Analog Voltage Filter PCI Analog Voltage FiltersPCI Express Analog Voltage Filter Circuit Bandgap Analog Voltage FilterBandgap Analog Voltage Filter Circuit 10.2 41110 Reference and Compensation PinsSMBUs Address Configuration SM BusBit Value This page intentionally left blank CRB Board Stackup Sheet 1 Layer Type Thickness Copper WeightCustomer Reference Boards Board Stack-upCRB Board Stackup Sheet 2 MaterialImpedance Customer Reference BoardsMechanical Outline Board OutlineThis page intentionally left blank PERCOMP10 Design Guide ChecklistPCI Express Interface Signals Signals Recommendations Reason/ImpactPCI/PCI-X Interface Signals Sheet 1 Design Guide ChecklistMiscellaneous Signals PCI/PCI-X Interface Signals Sheet 2Recommendations Reason/Impact SMBus Interface SignalsBallout Pin Name Usage Reset PinsSignal Recommendations Reason/Impact Power and Ground SignalsJtag Signals This page intentionally left blank