Intel 41110 manual PCI-X Clock Layout Requirements Summary, Parameter Routing Guidelines

Page 34

PCI-X Layout Guidelines

 

Table 8.

PCI-X Clock Layout Requirements Summary

 

 

 

 

Parameter

Routing Guidelines

 

 

 

 

Signal Group

PCI Clocks A_CLK[6:0]

 

 

 

 

Reference Plane

Route over unbroken ground or power plane

 

 

 

 

Stripline Trace Width

4 mils

 

 

 

 

Stripline Trace Spacing: Separation between two

25 mils center to center from any other signal

 

different clock lines, “d” clock lines

 

 

 

 

 

 

Stripline Trace Spacing: Separation between two

 

 

segments of the same clock line (on serpentine

25 mils center to center from any other signal

 

layout), “a” dimension

 

 

 

 

 

Stripline Trace Spacing: Separation between clocks

50 mils center to center from any other signal

 

and other lines

 

 

 

 

 

 

 

All 41110 Output Clocks A_CLK[6:0] connected to

 

 

devices must be length matched to 0.1 inch of each

 

Length Matching Requirements

other.

 

 

 

The clock feedback line lengths from A_CLKOUT to

 

 

 

 

A_CLKIN should be length matched to all other clock

 

 

lines within 0.1”.

 

 

 

 

Total Length of the 41110 PCI CLKs on the adapter

10” -14”

 

card

 

 

 

 

 

 

A_CLKIN Series Termination

Connect A_CLKIN to one end of a 22+/- 1% resistor

 

and the other end connected to A_CLKOUT

 

 

 

 

 

 

 

Each of the clock outputs A_CLKO[6:0] should have

 

A_CLK[6:0] Series Termination

series 22resistor located within 500 mils of the

 

 

41110 clock output.

 

 

 

 

Routing Guideline 1

Point to point signal routing should be used to keep

 

the reflections low.

 

 

 

 

 

 

Routing Guideline 2

Minimize number of vias

 

 

 

34

Intel® 41110 Serial to Parallel PCI Bridge Design Guide

Image 34
Contents Intel 41110 Serial to Parallel PCI Bridge Design GuideIntel 41110 Serial to Parallel PCI Bridge Design Guide Contents Figures TablesContents Revision History Date Revision Description March 001 Initial releaseTerminology and Definitions Sheet 1 About This DocumentTerminology and Definitions Term DefinitionAbout This Document Terminology and Definitions Sheet 2PCI-X Interface Features PCI Express Interface FeaturesIntroduction2 SMBus Interface Power ManagementSMBus for configuration register initialization IntroductionMicrocontroller Block Diagram Microcontroller Connections toJtag Related DocumentsBlock Diagram Intel 41110 Serial to Parallel PCI Bridge ApplicationsAdapter Card Block Diagram Package Specification Package InformationBridge Package Dimensions Side View Package InformationPower Plane Layout 41110 Decoupling GuidelinesPower Plane Layout 41110 Split Voltage PlanesDecoupling Guidelines 300PCI ARST# and PERST# Timing Requirements Reset and Power Timing Considerations5VCC15 and VCC33 Voltage Requirements Reset and Power Timing Considerations General Routing Guidelines General Routing GuidelinesCrosstalk EMI Considerations General Routing GuidelinesTrace Impedance Power Distribution and DecouplingDecoupling Differential Impedance Cross Section of Differential TraceAdapter Card Topology Board Layout GuidelinesAdapter Card Stack Up, Microstrip and Stripline Board Layout Guidelines Adapter Card StackupInterrupts AINT# Interrupt Pins PCI Express INTx MessagePCI-X Layout Guidelines INTx Routing TablePCI-X Layout Guidelines PCI ArbitrationInterrupt Routing for Devices Behind a Bridge Interrupt Binding for Devices Behind a BridgePCI General Layout Guidelines PCI Resistor CompensationPCI Pullup Resistors Not Required PCI-X SignalsPCI Clock Layout Guidelines PCI/PCI-X Frequency/Mode StrapsPCI Clock Distribution and Matching Requirements PCI-X Clock Layout Requirements Summary Parameter Routing Guidelines41110 Layout Analysis PCI-X Topology Layout GuidelinesPCI-X Slot Guidelines Embedded PCI-X 133 MHz Routing Recommendations Embedded PCI-X 133 MHzParameter Routing Guideline for Lower AD Bus Embedded PCI-X 100 MHz Embedded PCI-X 100 MHz Routing RecommendationsPCI-X 66 MHz Embedded Topology PCI-X 66 MHz Embedded Routing RecommendationsPCI 66 MHz Embedded Topology PCI 66 MHz Embedded TablePCI 33 MHz Embedded Mode Topology PCI 33 MHz Embedded Routing RecommendationsPCI Express Layout General recommendationsPCI Express Layout PCI-Express Layout GuidelinesAdapter Card Layout Guidelines Adapter Card Routing Recommendations Sheet 1Adapter Card Routing Recommendations Sheet 2 This page intentionally left blank 10.1 41110 Analog Voltage Filters ConfigCircuit Implementations Circuit ImplementationsPCI Analog Voltage Filters PCI Express Analog Voltage FilterBandgap Analog Voltage Filter PCI Express Analog Voltage Filter Circuit10.2 41110 Reference and Compensation Pins Bandgap Analog Voltage Filter CircuitSM Bus SMBUs Address ConfigurationBit Value This page intentionally left blank Board Stack-up Layer Type Thickness Copper WeightCustomer Reference Boards CRB Board Stackup Sheet 1Customer Reference Boards MaterialImpedance CRB Board Stackup Sheet 2Board Outline Mechanical OutlineThis page intentionally left blank Signals Recommendations Reason/Impact Design Guide ChecklistPCI Express Interface Signals PERCOMP10Design Guide Checklist PCI/PCI-X Interface Signals Sheet 1PCI/PCI-X Interface Signals Sheet 2 Miscellaneous SignalsSMBus Interface Signals Recommendations Reason/ImpactReset Pins Ballout Pin Name UsagePower and Ground Signals Signal Recommendations Reason/ImpactJtag Signals This page intentionally left blank