www.ti.com | Using the DDR2 Memory Controller |
Figure 17. Connecting to a Single 16-Bit DDR2 SDRAM Device
DDR2CLKOUT
DDR2CLKOUT
DSDCKE
DDR2DCE0
Memory
Controller DSDWE
DSDRAS
DSDCAS
DSDDQM0
DSDDQM1
DSDDQS0
DSDDQS0
DSDDQS1
DSDDQS1
DBA[2:0]
DEA[13:0]
DED[15:0]
ODT0
ODT1
VREFSSTL
VREF
CK
CK
CKE
CSDDR2
Memory
WEx16-bit
RAS
CAS
LDM
UDM
LDQS
LDQS
UDQS
UDQS
BA[2:0]
A[12:0]
DQ[15:0]
ODT
VREF
DDRSLRATE VDD
DSDDQGATE0(A)
DSDDQGATE1(A)
DSDDQGATE2(A)
DSDDQGATE3(A)
AThese pins are used as a timing reference during memory reads. For routing rules, see the
SPRU970G – December 2005 – Revised June 2011 | C6455/C6454 DDR2 Memory Controller | 33 |
Submit Documentation Feedback |
|
|
Copyright ©