Analog Devices ADSP-21020 Timing Requirement, Clkin Period 150, Clkin Width High, Clkin Width Low

Page 13

ADSP-21020

TIMING PARAMETERS

General Notes

See Figure 15 on page 24 for voltage reference levels. Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add parameters to derive other specifications.

Clock Signal

 

 

K/B/T Grade

 

 

K/B/T Grade

 

 

 

B/T Grade

 

K Grade

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

20 MHz

 

 

25 MHz

 

 

 

30 MHz

 

33.3 MHz

 

 

Parameter

Min

Max

 

 

Min

Max

 

 

Min

Max

 

Min

Max

 

Unit

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Timing Requirement:

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCK

CLKIN Period

50

150

 

 

40

150

 

 

33

150

 

30

150

 

ns

tCKH

CLKIN Width High

10

 

 

 

10

 

 

 

10

 

 

10

 

 

ns

tCKL

CLKIN Width Low

10

 

 

 

10

 

 

 

10

 

 

10

 

 

ns

 

 

 

 

 

 

 

t CK

 

 

 

 

 

 

 

 

 

 

 

 

 

CLKIN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

t CKH

tCKL

 

 

 

 

 

 

 

 

 

 

 

 

 

Figure 3. Clock

 

 

 

 

 

 

 

 

 

 

Reset

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

K/B/T Grade

K/B/T Grade

B/T Grade

K Grade

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

20 MHz

 

25 MHz

30 MHz

 

33.3 MHz

Frequency Dependency*

 

Parameter

 

Min

Max

Min

Max

Min

Max

 

Min

Max

Min

Max

Unit

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Timing Requirement:

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tWRST1 RESET Width Low

 

200

 

160

 

132

 

 

 

120

 

4tCK

 

 

ns

tSRST2

RESET Setup before CLKIN High

29

50

24

40

21

33

 

19

30

29 + DT/2

30

 

ns

NOTES

DT = tCK –50 ns

1Applies after the power-up sequence is complete. At power up, the Internal Phase Locked Loop requires no more than 1000 CLKIN cycles while RESET is low, assuming stable VDD and CLKIN (not including clock oscillator start-up time).

2Specification only applies in cases where multiple ADSP-21020 processors are required to execute in program counter lock-step (all processors start execution at location 8 in the same cycle). See the Hardware Configuration chapter of the ADSP-21020 User’s Manual for reset sequence information.

CLKIN

tWRST tSRST

RESET

Figure 4. Reset

REV. C

–13–

Image 13
Contents ADSP-21020 ADSP-21020 Address Generators and Program Sequencer Interrupts Pin Name Type Function Dmpage ResetDmts ClkiinIf condition ComputeIf condition Compute DMIa, Mb = dregItalics Notation MeaningName Description Fixed-Point Floating-Point = MRB MRF = MRF = SAT MRF = SAT MRB MRF MRB = MRF= MRB MRF = MRF = RND MRF = RND MRB Shifter Shifter ImmediateVector Address Hex Function Fixed-PointIRQ3 IRQ2Parameter Test Conditions Min Max Unit Grade Parameter Min Max UnitTiming Requirement Reset Setup before Clkin High 29 + DT/2Clkin Period 150 Clkin Width HighPulse Width TCK + Hold after Clkin HighTDTEX Clkin High to Timexp FLAG3-0OUTDelay from Clkin High FLAG3-0INSetup before Clkin High 19 + 5DT/16Clkin High to FLAG3-0OUTEnable Clkin High to FLAG3-0OUTDisableClkin High to Memory Interface Enable 25 + DT/2 Memory Interface Disable to LowTiming Requirement Hold after Clkin HighXTS Delay after Address, Select 28 + 7DT/8 Setup before Clkin High 14 + DT/4XTS Delay after Low 16 + DT/2 Switching CharacteristicXACK Delay from XRD Low + DT/2 XACK Delay from Address + 7DT/8XACK Setup before Clkin High + DT/4 XACK Hold after Clkin High Switching CharacteristicMemory Read XACK Delay from XWR Low 15 + DT/2 XACK Delay from Address, Select 27 + 7DT/8Data Setup before XWR High + DT/2 Data Disable before XWR XRD Low + 3DT/8Memory Write System Inputs Setup before TCK High TDI, TMS Setup before TCK HighPulse Width 200 160 132 120 Switching Characteristic TDO Delay from TCK LowIeee 1149.1 Test Access Port Output Enable/Disable Output disable time tDIS is the difference betweenCapacitive Loading Example Type Pins SwitchPin Ptotal = Pext + 5 V 3 Iddin typ = 0.210 + 1.15 = 1.36 WBottom View Ribbon Cable 3 0.1 inchesADSP-21020 ADSP-21020 PGA PIN Location Name Inches Millimeters Symbol MIN MAX Ordering Guide