Cypress CY8C24123A Pin Definitions 32-Pin QFN, Switch Mode Pump SMP Connection, Extclk, P16 Input

Page 11

CY8C24123A

CY8C24223A, CY8C24423A

32-Pin Part Pinout

Table 6.

Pin Definitions - 32-Pin QFN**

 

 

 

 

 

Pin

Type

Pin

Description

No.

Digital

Analog

Name

 

1

IO

 

P2[7]

 

2

IO

 

P2[5]

 

3

IO

I

P2[3]

Direct Switched Capacitor Block Input

4

IO

I

P2[1]

Direct Switched Capacitor Block Input

5

Power

 

Vss

Ground Connection

6

Power

 

SMP

Switch Mode Pump (SMP) Connection

 

 

 

 

to External Components required

7

IO

 

P1[7]

I2C Serial Clock (SCL).

8

IO

 

P1[5]

I2C Serial Data (SDA).

9

 

 

NC

No Connection

10

IO

 

P1[3]

 

11

IO

 

P1[1]

Crystal Input (XTALin), I2C Serial Clock

 

 

 

 

(SCL), ISSP-SCLK*

12

Power

 

Vss

Ground Connection

13

IO

 

P1[0]

Crystal Output (XTALout), I2C Serial

 

 

 

 

Data (SDA), ISSP-SDATA*

14

IO

 

P1[2]

 

15

IO

 

P1[4]

Optional External Clock Input

 

 

 

 

(EXTCLK)

16

 

 

NC

No Connection

17

IO

 

P1[6]

 

18

Input

 

XRES

Active High External Reset with Internal

 

 

 

 

Pull Down

19

IO

I

P2[0]

Direct Switched Capacitor Block Input

20

IO

I

P2[2]

Direct Switched Capacitor Block Input

21

IO

 

P2[4]

External Analog Ground (AGND)

22

IO

 

P2[6]

External Voltage Reference (VRef)

23

IO

I

P0[0]

Analog Column Mux Input

24

IO

I

P0[2]

Analog Column Mux Input

25

 

 

NC

No Connection

26

IO

I

P0[4]

Analog Column Mux Input

27

IO

I

P0[6]

Analog Column Mux Input

28

Power

 

Vdd

Supply Voltage

29

IO

I

P0[7]

Analog Column Mux Input

30

IO

IO

P0[5]

Analog Column Mux Input and Column

 

 

 

 

Output

31

IO

IO

P0[3]

Analog Column Mux Input and Column

 

 

 

 

Output

32

IO

I

P0[1]

Analog Column Mux Input

LEGEND: A = Analog, I = Input, and O = Output.

Figure 8. CY8C24423A 32-Pin PSoC Device

 

 

 

P0[1], A, I

P0[3], A, IO P0[5], A, IO

P0[7], A, I

Vdd P0[6], A, I

P0[4], A, I

NC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

P2[7]

 

1

32

31 30

29 28 27

26 25

24

 

P0[2], A, I

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

P2[5]

 

2

 

 

 

 

 

 

 

 

 

 

 

 

 

23

 

P0[0], A, I

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A, I, P2[3]

 

3

 

 

 

 

QFN

 

 

 

22

 

P2[6],ExternalVRef

 

 

 

 

 

 

 

 

A, I, P2[1]

 

4

 

 

 

 

 

 

 

21

 

P2[4],ExternalAGND

 

 

 

 

 

 

 

 

Vss

 

5

 

 

 

(Top View)

 

20

 

P2[2], A, I

 

 

 

 

 

SMP

 

6

 

 

 

 

 

 

 

 

 

 

 

 

 

19

 

P2[0], A, I

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

I2CSCL, P1[7]

 

7

 

 

 

 

 

 

 

 

 

 

 

 

18

 

XRES

 

 

 

 

 

 

 

 

 

 

 

 

 

I2CSDA, P1[5]

 

8

9

10 11

 

12

 

13 14

 

15

 

16

17

 

P1[6]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

NC

P1[3] I2CSCL,XTALin,P1[1]

Vss

I2CSDA,XTALout,P1[0] P1[2]

EXTCLK,P1[4]

NC

 

 

 

Figure 9. CY8C24423A 32-Pin Sawn PSoC Devic

 

 

 

P0[1], A, I

P0[3], A, IO

P0[5], A, IO

P0[7], A, I

Vdd

P0[6], A, I

P0[4], A, I

NC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

P2[7]

 

1

32

31

30

29

28

27

26

25

 

P0[2], A, I

 

 

 

 

 

 

 

 

 

 

 

 

 

24

 

P2[5]

 

2

 

 

 

 

 

 

 

 

 

 

 

 

23

 

P0[0], A, I

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A, I, P2[3]

 

3

 

 

 

 

QFN

 

 

22

 

P2[6], ExternalVRef

 

 

 

 

 

 

 

 

A, I, P2[1]

 

4

 

 

 

 

 

 

21

 

P2[4], ExternalA GND

 

 

 

 

 

 

 

 

Vss

 

5

 

 

 

(Top View)

20

 

P2[2], A, I

 

 

 

 

 

SMP

 

6

 

 

 

 

 

 

 

 

 

 

 

 

19

 

P2[0], A, I

 

 

 

 

 

 

 

 

 

 

 

 

 

 

12 CS CL, P1[7]

 

7

 

 

 

 

 

 

 

 

 

 

 

 

18

 

XRES

 

 

 

 

 

 

 

 

 

 

 

 

 

 

12 CS DA, P1[5]

 

8

 

 

 

 

 

 

 

 

 

 

 

 

17

 

P1[6]

 

 

 

9

10 11

12

 

13 14

15

 

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

NC

P1[3]

P1[1]

Vss

P1[0]

P1[2]

P1[4]

NC

 

 

 

 

 

 

 

12 CS CL, XTALin,

 

 

12 CS DA, XTALout,

 

 

EXTCLK,

 

 

 

 

*These are the ISSP pins, which are not High Z at POR (Power On Reset). See the PSoC Programmable Sytem-on-Chip Technical Reference Manual for details.

**The center pad on the QFN package must be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal.

Document Number: 38-12028 Rev. *I

Page 11 of 56

[+] Feedback

Image 11
Contents Cypress Semiconductor Corporation 198 Champion Court FeaturesLogic Block Diagram Digital System PSoC Functional OverviewPSoC Core Analog System Analog System Block DiagramConsultants Technical Support Application Notes PSoC Device Characteristics PSoC PartGetting Started Additional System ResourcesDesign Browser Development ToolsPSoC Designer Software Subsystems Device EditorApplication Editor Designing with User ModulesHardware Tools Device EditorNumeric Naming Document ConventionsAcronyms Used Units of Measure3SOIC PinoutsPin Part Pinoutt 2PDIPSDA, ISSP-SDATA Pin Part PinoutPin Definitions 20-Pin PDIP, SSOP, and Soic SCL, ISSP-SCLKCY8C24423A 28-Pin PSoC Device Active High External Reset with InternalExtclk Switch Mode Pump SMP ConnectionPin Definitions 32-Pin QFN To External Components requiredNot for Production OCDOCD Cclk OCD HclkAbbreviations Used Register ReferenceRegister Conventions Register Mapping TablesRegister Map Bank 0 Table User Space Name Addr Access HexRegister Map Bank 1 Table Configuration Space ACB01CR2 Cpuf CPUSCR1 CPUSCR0 Units of Measure Symbol Unit of Measure Electrical SpecificationsAbsolute Maximum Ratings Operating TemperatureAbsolute Maximum Ratings Symbol Description Min Typ Units Operating Temperature Symbol Description Min Typ Max UnitsDC Chip-Level Specifications DC Electrical CharacteristicsDC General Purpose IO Specifications Psrr OA DC Operational Amplifier SpecificationsAverage Input Offset Voltage Drift LPC voltage offset Document Number 38-12028 Rev. *I DC Low Power Comparator SpecificationsLow power comparator LPC reference Vdd Voltage range LPC supply currentPsrr OB DC Analog Output Buffer SpecificationsDC Switch Mode Pump Specifications Output Voltage Ripple depends on Switching Frequency MHzSwitching Duty Cycle Agnd = 2 x BandGap Not Allowed Agnd = P24 P24 = Vdd/2 DC Analog Reference SpecificationsBandgap Voltage Reference Agnd = Vdd/2 Agnd = 2 x BandGap BG + Agnd = P24 P24 = Vdd/2CY8C24123A CY8C24223A, CY8C24423A DC POR, SMP, and LVD Specifications DC Analog PSoC Block SpecificationsDC Programming Specifications DC24M AC Electrical CharacteristicsAC Chip-Level Specifications MHz Duty Cycle Jitter12M1P MHz Period Jitter IMO MHz Refer to the AC Digital Block Nominal SpecificationsCPU Frequency 2.7V Nominal DC12M32K Select EnableGain AC General Purpose IO Specifications NV/rt-Hz AC Operational Amplifier SpecificationsNoise at 1 kHz Power = Medium, Opamp Bias = High BW OACY8C24123A CY8C24223A, CY8C24423A Typical Agnd Noise with P24 Bypass Spim AC Low Power Comparator SpecificationsAC Digital Block Specifications CrcprsCRC PRSBW OB AC Analog Output Buffer SpecificationsLarge Signal Bandwidth, 1V pp, 3dB BW, 100 pF Load AC External Clock Specifications AC I2C Specifications AC Programming SpecificationsPulse Width of spikes are suppressed by Input filter Setup Time for Stop ConditionBus Free Time Between a Stop and Start Condition Packaging Information Packaging DimensionsPin 150-Mil Soic Pin 210-Mil Ssop 51-85014 *D Pin 5x5 mm QFN Pin Sawn QFN Package Thermal Impedances Capacitance on Crystal PinsSolder Reflow Peak Temperature Typical Package Capacitance on Crystal PinsEvaluation Tools Development Tool SelectionSoftware Development KitsThird Party Tools Build a PSoC Emulator into Your Board Accessories Emulation and ProgrammingEmulation and Programming Accessories Device ProgrammersSawn QFN Ordering InformationOrdering Code Definitions Orig. Submission Description of Change Date Document HistoryUSB Sales, Solutions, and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions

CY8C24123A specifications

The Cypress CY8C24123A is a prominent member of the PSoC (Programmable System-on-Chip) family, which integrates a microcontroller with programmable analog and digital components on a single chip. Designed for low-power applications, the CY8C24123A offers a compelling mix of features and technologies that make it a popular choice for embedded system developers.

One of the standout features of the CY8C24123A is its low power consumption, which allows it to extend battery life in portable applications. It operates at a voltage range of 1.71V to 5.5V, making it versatile for various power supply options. This device is equipped with a 24 MHz CPU that efficiently executes tasks while keeping energy usage minimal.

The chip boasts a rich set of programmable peripherals, including analog components such as operational amplifiers, comparators, and DACs, enabling designers to create custom signal processing pathways. These features are complemented by a variety of digital peripherals, like timers, UART, I2C, and SPI interfaces, which facilitate communication with other devices and microcontrollers. The integration of these components reduces the need for external components, leading to a more compact design and lower overall system costs.

Moreover, the CY8C24123A includes Flash memory (up to 2 KB) and SRAM (256 bytes), providing ample storage for application code and data. This Flash memory is reprogrammable, enabling developers to update their applications easily without needing to replace the chip.

Another defining characteristic of the CY8C24123A is its programmability. The device can be configured and programmed using the Cypress PSoC Designer software, which allows developers to design and simulate their applications in a user-friendly environment. The combination of hardware-based flexibility and software configuration provides a robust platform for creating custom solutions tailored to specific application requirements.

Overall, the Cypress CY8C24123A stands out for its balance of performance, programmability, and power efficiency. Its integration of programmable analog and digital blocks makes it suitable for a wide range of applications, including industrial control, consumer electronics, and automotive systems. The ability to customize the chip's functionality further boosts its appeal, making it an excellent choice for developers seeking a versatile and efficient solution for their embedded projects.