Cypress CY8C24123A manual Register Map Bank 0 Table User Space, Name Addr Access Hex

Page 15

CY8C24123A

CY8C24223A, CY8C24423A

Table 9. Register Map Bank 0 Table: User Space

Name

Addr

Access

Name

Addr

Access

Name

Addr

Access

Name

Addr

Access

(0,Hex)

(0,Hex)

(0,Hex)

(0,Hex)

PRT0DR

00

RW

 

40

 

ASC10CR0

80

RW

 

C0

 

PRT0IE

01

RW

 

41

 

ASC10CR1

81

RW

 

C1

 

PRT0GS

02

RW

 

42

 

ASC10CR2

82

RW

 

C2

 

PRT0DM2

03

RW

 

43

 

ASC10CR3

83

RW

 

C3

 

PRT1DR

04

RW

 

44

 

ASD11CR0

84

RW

 

C4

 

PRT1IE

05

RW

 

45

 

ASD11CR1

85

RW

 

C5

 

PRT1GS

06

RW

 

46

 

ASD11CR2

86

RW

 

C6

 

PRT1DM2

07

RW

 

47

 

ASD11CR3

87

RW

 

C7

 

PRT2DR

08

RW

 

48

 

 

88

 

 

C8

 

PRT2IE

09

RW

 

49

 

 

89

 

 

C9

 

PRT2GS

0A

RW

 

4A

 

 

8A

 

 

CA

 

PRT2DM2

0B

RW

 

4B

 

 

8B

 

 

CB

 

 

0C

 

 

4C

 

 

8C

 

 

CC

 

 

0D

 

 

4D

 

 

8D

 

 

CD

 

 

0E

 

 

4E

 

 

8E

 

 

CE

 

 

0F

 

 

4F

 

 

8F

 

 

CF

 

 

10

 

 

50

 

ASD20CR0

90

RW

 

D0

 

 

11

 

 

51

 

ASD20CR1

91

RW

 

D1

 

 

12

 

 

52

 

ASD20CR2

92

RW

 

D2

 

 

13

 

 

53

 

ASD20CR3

93

RW

 

D3

 

 

14

 

 

54

 

ASC21CR0

94

RW

 

D4

 

 

15

 

 

55

 

ASC21CR1

95

RW

 

D5

 

 

16

 

 

56

 

ASC21CR2

96

RW

I2C_CFG

D6

RW

 

17

 

 

57

 

ASC21CR3

97

RW

I2C_SCR

D7

#

 

18

 

 

58

 

 

98

 

I2C_DR

D8

RW

 

19

 

 

59

 

 

99

 

I2C_MSCR

D9

#

 

1A

 

 

5A

 

 

9A

 

INT_CLR0

DA

RW

 

1B

 

 

5B

 

 

9B

 

INT_CLR1

DB

RW

 

1C

 

 

5C

 

 

9C

 

 

DC

 

 

1D

 

 

5D

 

 

9D

 

INT_CLR3

DD

RW

 

1E

 

 

5E

 

 

9E

 

INT_MSK3

DE

RW

 

1F

 

 

5F

 

 

9F

 

 

DF

 

DBB00DR0

20

#

AMX_IN

60

RW

 

A0

 

INT_MSK0

E0

RW

DBB00DR1

21

W

 

61

 

 

A1

 

INT_MSK1

E1

RW

DBB00DR2

22

RW

 

62

 

 

A2

 

INT_VC

E2

RC

DBB00CR0

23

#

ARF_CR

63

RW

 

A3

 

RES_WDT

E3

W

DBB01DR0

24

#

CMP_CR0

64

#

 

A4

 

DEC_DH

E4

RC

DBB01DR1

25

W

ASY_CR

65

#

 

A5

 

DEC_DL

E5

RC

DBB01DR2

26

RW

CMP_CR1

66

RW

 

A6

 

DEC_CR0

E6

RW

DBB01CR0

27

#

 

67

 

 

A7

 

DEC_CR1

E7

RW

DCB02DR0

28

#

 

68

 

 

A8

 

MUL_X

E8

W

DCB02DR1

29

W

 

69

 

 

A9

 

MUL_Y

E9

W

DCB02DR2

2A

RW

 

6A

 

 

AA

 

MUL_DH

EA

R

DCB02CR0

2B

#

 

6B

 

 

AB

 

MUL_DL

EB

R

DCB03DR0

2C

#

 

6C

 

 

AC

 

ACC_DR1

EC

RW

DCB03DR1

2D

W

 

6D

 

 

AD

 

ACC_DR0

ED

RW

DCB03DR2

2E

RW

 

6E

 

 

AE

 

ACC_DR3

EE

RW

DCB03CR0

2F

#

 

6F

 

 

AF

 

ACC_DR2

EF

RW

 

30

 

ACB00CR3

70

RW

RDI0RI

B0

RW

 

F0

 

 

31

 

ACB00CR0

71

RW

RDI0SYN

B1

RW

 

F1

 

 

32

 

ACB00CR1

72

RW

RDI0IS

B2

RW

 

F2

 

 

33

 

ACB00CR2

73

RW

RDI0LT0

B3

RW

 

F3

 

 

34

 

ACB01CR3

74

RW

RDI0LT1

B4

RW

 

F4

 

 

35

 

ACB01CR0

75

RW

RDI0RO0

B5

RW

 

F5

 

 

36

 

ACB01CR1

76

RW

RDI0RO1

B6

RW

 

F6

 

 

37

 

ACB01CR2

77

RW

 

B7

 

CPU_F

F7

RL

 

38

 

 

78

 

 

B8

 

 

F8

 

 

39

 

 

79

 

 

B9

 

 

F9

 

 

3A

 

 

7A

 

 

BA

 

 

FA

 

 

3B

 

 

7B

 

 

BB

 

 

FB

 

 

3C

 

 

7C

 

 

BC

 

 

FC

 

 

3D

 

 

7D

 

 

BD

 

 

FD

 

Blank fields are

Reserved and must not be accessed.

 

 

# Access is bit specific.

 

 

 

 

Document Number: 38-12028 Rev. *I

 

 

 

 

 

 

Page 15 of 56

[+] Feedback

Image 15
Contents Features Logic Block DiagramCypress Semiconductor Corporation 198 Champion Court PSoC Functional Overview PSoC CoreDigital System Analog System Analog System Block DiagramConsultants Technical Support Application Notes PSoC Device Characteristics PSoC PartGetting Started Additional System ResourcesDesign Browser Development ToolsPSoC Designer Software Subsystems Device EditorApplication Editor Designing with User ModulesHardware Tools Device EditorNumeric Naming Document ConventionsAcronyms Used Units of Measure3SOIC PinoutsPin Part Pinoutt 2PDIPSDA, ISSP-SDATA Pin Part PinoutPin Definitions 20-Pin PDIP, SSOP, and Soic SCL, ISSP-SCLKCY8C24423A 28-Pin PSoC Device Active High External Reset with InternalExtclk Switch Mode Pump SMP ConnectionPin Definitions 32-Pin QFN To External Components required Not for Production OCDOCD Cclk OCD HclkAbbreviations Used Register ReferenceRegister Conventions Register Mapping TablesRegister Map Bank 0 Table User Space Name Addr Access HexRegister Map Bank 1 Table Configuration Space ACB01CR2 Cpuf CPUSCR1 CPUSCR0 Units of Measure Symbol Unit of Measure Electrical SpecificationsAbsolute Maximum Ratings Operating TemperatureAbsolute Maximum Ratings Symbol Description Min Typ Units Operating Temperature Symbol Description Min Typ Max UnitsDC Chip-Level Specifications DC Electrical CharacteristicsDC General Purpose IO Specifications Psrr OA DC Operational Amplifier SpecificationsAverage Input Offset Voltage Drift LPC voltage offset Document Number 38-12028 Rev. *I DC Low Power Comparator SpecificationsLow power comparator LPC reference Vdd Voltage range LPC supply currentPsrr OB DC Analog Output Buffer SpecificationsDC Switch Mode Pump Specifications Switching Frequency MHz Switching Duty CycleOutput Voltage Ripple depends on Agnd = 2 x BandGap Not Allowed Agnd = P24 P24 = Vdd/2 DC Analog Reference SpecificationsBandgap Voltage Reference Agnd = Vdd/2 Agnd = 2 x BandGap BG + Agnd = P24 P24 = Vdd/2CY8C24123A CY8C24223A, CY8C24423A DC POR, SMP, and LVD Specifications DC Analog PSoC Block SpecificationsDC Programming Specifications AC Electrical Characteristics AC Chip-Level SpecificationsDC24M MHz Duty Cycle Jitter12M1P MHz Period Jitter IMO MHz Refer to the AC Digital Block Nominal SpecificationsCPU Frequency 2.7V Nominal DC12MEnable Gain32K Select AC General Purpose IO Specifications NV/rt-Hz AC Operational Amplifier SpecificationsNoise at 1 kHz Power = Medium, Opamp Bias = High BW OACY8C24123A CY8C24223A, CY8C24423A Typical Agnd Noise with P24 Bypass Spim AC Low Power Comparator SpecificationsAC Digital Block Specifications CrcprsCRC PRSAC Analog Output Buffer Specifications Large Signal Bandwidth, 1V pp, 3dB BW, 100 pF LoadBW OB AC External Clock Specifications AC I2C Specifications AC Programming SpecificationsSetup Time for Stop Condition Bus Free Time Between a Stop and Start ConditionPulse Width of spikes are suppressed by Input filter Packaging Information Packaging DimensionsPin 150-Mil Soic Pin 210-Mil Ssop 51-85014 *D Pin 5x5 mm QFN Pin Sawn QFN Package Thermal Impedances Capacitance on Crystal PinsSolder Reflow Peak Temperature Typical Package Capacitance on Crystal PinsEvaluation Tools Development Tool SelectionSoftware Development KitsThird Party Tools Build a PSoC Emulator into Your Board Accessories Emulation and ProgrammingEmulation and Programming Accessories Device ProgrammersOrdering Information Ordering Code DefinitionsSawn QFN Orig. Submission Description of Change Date Document HistorySales, Solutions, and Legal Information Worldwide Sales and Design Support Products PSoC SolutionsUSB