Xilinx
manual
PCI-X v5.1 165 Getting Started Guide
Install
Input Delay Buffers
Configuration Pins
Page 8
PCI-X
v5.1 165 Getting Started Guide
www.xilinx.com
UG158 March 24, 2008
Page 7
Page 9
Image 8
Page 7
Page 9
Contents
LogiCORE IP Initiator/Target v5.1 for PCI-X
UG158 March 24
PCI-X v5.1 165 Getting Started Guide UG158 March 24
Version Revision
Ug000preface.fm to Guide
Version Revision
Table of Contents
Implementing a Design
Schedule of Figures
8Options for Implementation Options/Constraints
PCI-X v5.1 165 Getting Started Guide
Guide Contents
About This Guide
Conventions
Typographical
Preface About This Guide
Convention Meaning or Use Example
Online Document
Conventions
Preface About This Guide
About the Example Design
Getting Started
System Requirements
Additional Documentation
Technical Support
Feedback
Core Interface for PCI-X
Licensing the Core
Before you Begin
Licensing Options
Full System Hardware Evaluation
Installing Your License File
Full License
Direct Download
Licensing the Core
Family Specific Considerations
Design Support
Simulation
Virtex-4 Devices
Wrapper Files
Configuration Pins
Bus Mode Detection
Device Initialization
Bus Width Detection
Bus Clock Usage
Family Specific Considerations
Electrical Compliance
Electrical Compliance
Input Delay Buffers
Generating Bitstreams
Generating Bitstreams
Family Specific Considerations
Functional Simulation
Cadence IUS
Functional Simulation
Mentor Graphics ModelSim
Verilog
Install Path/verilog/example/funcsim
Mentor Graphics ModelSim
To run the simulation, type the following do modelsim.do
Synthesizing a Design
Synplicity Synplify
Synthesizing a Design
2Main Project Window
Synplicity Synplify
3Files to Add Virtex Library
5Files to Add User Application
7Options for Implementation Device
9Create a New Project
10Main Project Window
12Files to Add LogiCORE Files
14Main Project Window
Exemplar LeonardoSpectrum
15Options for Implementation Device
Xilinx XST
Xilinx XST
Synthesizing a Design
Implementing a Design
ISE Foundation
Implementing a Design
Timing Simulation
Timing Simulation
Install Path/vhdl/example/postsim
Related pages
Additional Troubleshooting Tips for the Printer for Kodak 20R
1.10 SPECIFICATIONS for Generac 005031-2
Timeouts and error messages for AT&T E5915B
240V Wiring Diagrams for RIDGID TS3650
How to Set the Oven for Broiling for GE EGR3000
After you install new components for Dell DPND-523-EN12
Parts List for Graco Inc 308-518
Country Code List for Sharp DV-NC70 and DV-NC70X
SEtting uP tHE rEfrigErator for Samsung RSH1DLMR1/XSV
Where is the manufacturer located for
Samsung HT-F9750W
?
Top
Page
Image
Contents