
CY7C1380D, CY7C1382D
CY7C1380F, CY7C1382F
18-Mbit (512K x 36/1M x 18) Pipelined SRAM
Features
■Supports bus operation up to 250 MHz
■Available speed grades are 250, 200, and 167 MHz
■Registered inputs and outputs for pipelined operation
■3.3V core power supply
■2.5V or 3.3V I/O power supply
■Fast
❐ 2.6 ns (for 250 MHz device)
■Provides high performance
■User selectable burst counter supporting Intel Pentium® inter- leaved or linear burst sequences
■Separate processor and controller address strobes
■Synchronous
■Asynchronous output enable
■Single cycle chip deselect
■CY7C1380D/CY7C1382D is available in
■IEEE 1149.1
■ZZ sleep mode option
Functional Description
The CY7C1380D/CY7C1382D/CY7C1380F/CY7C1382F[1] SRAM integrates 524,288 x 36 and 1,048,576 x 18 SRAM cells with advanced synchronous peripheral circuitry and a
inputs (ADSC, ADSP, and ADV), write enables (BWX, and BWE), and global write (GW). Asynchronous inputs include the output enable (OE) and the ZZ pin.
Addresses and chip enables are registered at rising edge of clock when address strobe processor (ADSP) or address strobe controller (ADSC) are active. Subsequent burst addresses can be internally generated as they are controlled by the advance pin (ADV).
Address, data inputs, and write controls are registered
The CY7C1380D/CY7C1382D/CY7C1380F/CY7C1382F operates from a +3.3V core power supply while all outputs operate with a +2.5 or +3.3V power supply. All inputs and outputs are
Selection Guide
Description | 250 MHz | 200 MHz | 167 MHz | Unit |
Maximum Access Time | 2.6 | 3.0 | 3.4 | ns |
|
|
|
|
|
Maximum Operating Current | 350 | 300 | 275 | mA |
|
|
|
|
|
Maximum CMOS Standby Current | 70 | 70 | 70 | mA |
|
|
|
|
|
Notes
1.For best practices or recommendations, please refer to the Cypress application note AN1064, SRAM System Design Guidelines on www.cypress.com.
2.CE3, CE2 are for TQFP and 165 FBGA packages only. 119 BGA is offered only in 1 chip enable.
Cypress Semiconductor Corporation • 198 Champion Court | • | San Jose, CA | • | |
Document #: |
| Revised January 12, 2009 |
[+] Feedback