Quatech MPAP-100 user manual Receive FIFO Timeout Register, Bit 7 X16MODE --- Clock Mode

Models: MPAP-100

1 64
Download 64 pages 37.9 Kb
Page 53
Image 53
18 Receive FIFO Timeout Register

18 Receive FIFO Timeout Register

The Receive FIFO Timeout Register is used to control the operation of the external receive FIFO timeout feature. The address of this register is Base+D (hex). This register can be ignored if the external FIFOs are not being used. See page 38 for details on the receive FIFO timeout feature.

Bit 7

Bit

6

Bit 5

Bit 4

Bit 3

Bit 2

Bit 1

Bit 0

X16_MODE

0

 

 

timeout interval (0-63)

Table 16 --- Receive FIFO Timeout Register - Read/Write

Bit 7: X16_MODE --- Clock Mode:

If this bit is set (logic 1), the data clock is divided by 16 (prescaled) before it is fed to the timeout circuitry. This is useful for asynchronous operation. If this bit is clear (logic 0), the data clock is not prescaled.

Bit 6: Reserved, always 0.

Bits 5-0: Timeout Interval:

This is the number of character-times that must elapse before a non-empty external receive FIFO will trigger a timeout condition. This interval assumes eight bits per character, so it will be an approximation for modes running at settings other than eight bits per character.

Page 53
Image 53
Quatech MPAP-100 user manual Receive FIFO Timeout Register, Bit 7 X16MODE --- Clock Mode