CONTROL REGISTERS S3C8245/P8245/C8249/P8249
4-44
TACON — Timer A Control Register EDHSet 1, Bank 0
Bit Identifier .7 .6 .5 .4 .3 .2 .1 .0
nRESET Value 00000000
Read/Write R/W R/W R/W R/W R/W R/W R/W R/W
Addressing Mode Register addressing mode only
.7–.6 Timer A Input Clock Selection Bits
0 0 fxx/1024
0 1 fxx/256
1 0 fxx/64
1 1 External clock (TACLK)
.5–.4 Timer A Operating Mode Selection Bits
0 0 Internal mode (TAOUT mode)
0 1 Capture mode (capture on rising edge, counter running, OVF can occur)
1 0 Capture mode (capture on falling edge, counter running, OVF can occur)
1 1 PWM mode (OVF interrupt can occur)
.3 Timer A Counter Clear Bit
0No effect
1Clear the timer A counter (when write)
.2 Timer A Overflow Interrupt Enable Bit
0Disable overflow interrupt
1Enable overflow interrupt
.1 Timer A Match/Capture Interrupt Enable Bit
0Disable interrupt
1Enable interrupt
.0 Timer A Match/Capture Interrupt Pending Bit
0No interrupt pending
0Clear pending bit (write)
1Interrupt is pending