115
STP2002QFP
Fast Ethernet, Parallel Port, SCSI (FEPS) - STP2002QFP
Sun Microsystems,
7.5.32 TX_MAC InterPacketGap2 Register
This eight-bit register defines the second 1/3 portion of the InterPacketGap
parameter.
Default value: 0x04.
7.5.33 TX_MAC AttemptLimit Register
Default value: 0x10.
7.5.34 TX_MAC SlotTime Register
Table 147: TX_MAC InterPacketGap2 Register Address
Register Physical Address Access Size
InterPacketGap2 register 0x8C0_6214 4 bytes
Table 148: TX_MAC InterPacketGap2 Register Definition
Field Bits Description Type
7:0 Second 1/3 portion of IPG R/W
Table 149: TX_MAC AttemptLimit Register Address
Register Physical Address Access Size
AttemptLimit register 0x8C0_6218 4 bytes
Table 150: TX_MAC AttemptLimit Register Definition
Field Bits Description Type
AttemptLimit 7:0 Specifies number of attempts TX_MAC will
make to transmit a frame before giving up on
transmission.
R/W
Table 151: TX_MAC SlotTime Register Address
Register Physical Address Access Size
SlotTime register 0x8C0_621C 4 bytes