96
STP2002QFP
Sun Microelectronics
Fast Ethernet, Parallel Port, SCSI (FEPS) - STP2002QFP
Excessive_Collision_Counter_Expired 12 The Excessive_Collision_Counter rolled over from FF
to 00
R
Late_Collision_Counter_Expired 13 The Late_Collision_Counter rolled over from FF to 00 R
First_Collision_Counter_Expired 14 The First_Collision_Counter rolled over from FFFF to
0000
R
Defer_Time_Expired 15 The Defer_Timer rolled over from FFFF to 0000 R
Rx_Done 16 A frame transfer from RxFIFO to the host memory has
been completed
R
Rx_Buffer_Not_Available 17 The receive DMA engine tried to transfer a receive
frame from the RxFIFO to the host memory, but did not
find any descriptors that were available. The frame was
dropped by the DMA engine.
R
Rx_Master_Err_Ack 18 An Error ACK occurred during a receive DMA cycle R
Rx_Late_Err 19 A late error occurred during a receive DMA cycle R
Rx_DMA_Par_Err 20 A parity error was detected during a receive DMA read
cycle (descriptor access)
R
Rx_Tag_Err 21 The receive unload control state machine did not see two
consecutive tag bits
R
EOP_Error 22 The transmit load control detected a descriptor with the
OWN bit cleared, before the last descriptor of the current
frame (EOP = 1) has been processed
R
MIF_Interrupt 23 The status register in the MIF has at least one unmasked
interrupt set
R
Tx_Done 24 A frame transfer from the host memory to the TxFIFO
has completed
R
Tx_All 25 The transmit DMA has transferred to the TxFIFO all the
frames that have been posted to it by software. There are
no transmit descriptors that are currently owned by the
hardware
R
Tx_Master_Err_Ack 26 An Error ACK occurred during a transmit DMA cycle R
Tx_Late_Err 27 A late error occurred during a transmit DMA cycle R
Tx_DMA_Par_Err 28 A parity error was detected during a transmit DMA read
cycle
R
Table 98: Global Status Register Definition
Field Bits Description Type