
76
STP2002QFP
Sun Microelectronics
Fast Ethernet, Parallel Port, SCSI (FEPS) - STP2002QFP
ing a 0 to these locations leaves the bit(s) unchanged.
ACK_IRQ:
When set, an interrupt is pending due to the receipt of PP_ACK. The interrupt
is set on the 0 to 1 transition of PP_ACK. This interrupt is intended to facili-
tate PIO transfers while configured as master under master write protocol.The
interrupt is cleared and the bit is reset when a 1 is written to this bit. Writing
a 0 to this location leaves the bit unchanged.
DS_IRQ:
When set, an interrupt is pending due to the receipt of PP_STB. This interrupt
is intended to facilitate PIO transfers while configured as slave under master
write protocol. The interrupt is cleared and the bit is reset when a 1 is written
to this bit. Writing a 0 to this location leaves the bit unchanged.
7.3 SCSI Channel Registers7.3.1 SCSI Control/Status Register
Table 41: Control/Status Register Address
Register Physical Address Access Size
Control/Status register (D_CSR) 0x880_0000 4 bytes
Table 42: Control/Status Register Deļ¬nition
Field Bits Description Type
D_INT_PEND 0 Set when either FAS366_IRQ is active, or if
D_ERR_PEND is set, or if DVMA loop-back is
complete
R
D_ERR_PEND 1 Set when a SCSI DVMA transfer received an
SBus ERR acknowledge. Also set when a parity
error or a late error detected
R
D_DRAINING 2 Non-zero when buffers are draining SCSI data to
memory; 0 otherwise
R
3 Reserved R
D_INT_EN 4 When set, enables SBusSCSI_IRQ when
INT_PEND or ERR_PEND is set
R/W
5 Reserved (reads as 0) R
6 Reserved (reads as 0) R
D_RESET 7 When set, invalidates the buffers and resets SCSI
CE
R/W