93
STP2002QFP
Fast Ethernet, Parallel Port, SCSI (FEPS) - STP2002QFP
Sun Microsystems,
After power-up or a chip reset, and until the recommand counter register is
loaded, the FAS366 part-unique ID code is readable from the recommand
counter low register. This part-unique ID indicates FAS366 family code and
the revision level at power-up.
7.5 Ethernet Channel Registers

7.5.1 Global Software Reset Register

This two-bit register is used to perform an individual software reset to the
ETX or ERX modules (when the corresponding bit is set), or a global soft-
ware reset to the entire Ethernet channel (when both bits are set). These bits
can be set to 1 using a programmed I/O write to the defined address. They be-
come self-cleared after the corresponding reset command has been executed.
Note: To ensure proper operation of the hardware after a software reset
(individual or global), this register must be polled by the software.
Table 90: FAS366 Recommand Counter Register Address
Register Physical Address Access Size
Recommand counter low register
Recommand counter high register
0x881_0038
0x881_003C
1 byte
1 byte
Table 91: FAS366 Recommand Counter Register Definition
Field Bits Description Type
Recommand count low
Recommand count high
7:0
7:0
Lower 8 bits of recommand count
Upper 8 bits of recommand count
R/W
Table 92: Global Software Reset Register Address
Register Physical Address Access Size
Global software reset register 0x8C0_0000 4 bytes
Table 93: Global Software Reset Register Definition
Field Bits Description Type
ETX software reset 0 Individual software reset to the ETX module R/W
ERX software reset 1 Individual software reset to the ERX module R/W
31:2 Reserved R