51
STP2002QFP
Fast Ethernet, Parallel Port, SCSI (FEPS) - STP2002QFP
Sun Microsystems,
Figure 16.
The following instructions are supported in the FEPS.
IMC1 = core driven by boundary scan (BS) cell, 0 = core driven by pin
OMC1 = pin driven by BS cell, 0 = pin driven by core
BCAP1 = capture clock generated for BS cell, 0 = no clock
ICAP1 = capture clock generated for internal flops, 0 = no clock
Table 17: FEPS-Supported Instructions
Value Instruction Scan Chain IMC OMC BCAP ICAP
0000 Extest Boundary 0 1 1 0
0001 Sample Boundary 0 0 1 0
0010 Intscan Internal 0 0 0 1
0011 ATPG ATPG 1 1 1 1
0100 Debug Internal 1 1 0 0
0101 Reserved Bypass 0 0 0 0
0110 Clamp Bypass 1 1 0 0
0111 Intest Boundary 1 1 1 0
1000 Reserved Bypass 0 0 0 0
1001 SCSI_TEST Bypass 0 0 0 0
1010 Reserved Bypass 0 0 0 0
1011 Reserved Bypass 0 0 0 0
1100 SEL_CCR CCR 0 0 0 0
1101 Reserved Bypass 0 0 0 0
1110 IDCODE ID 0 0 0 0
1111 Bypass Bypass 0 0 0 0