
90
STP2002QFP
Sun Microelectronics
Fast Ethernet, Parallel Port, SCSI (FEPS) - STP2002QFP
7.4.15 FAS366 Configuration #1 RegisterThe configuration #1 register is an eight-bit, read/write register that specifies
different operating options for the FAS366.
7.4.16 FAS366 Clock Conversion Factor RegisterThe clock conversion factor register enables the software pause and the fast
sync response time; sets parity ATN and interrupt masks; and indicates the
clock conversion factor.
Table 76: FAS366 Synchronous Offset Register Address
Register Physical Address Access Size
Synchronous offset register 0x881_001C 1 byte
Table 77: FAS366 Synchronous Offset Register Definition
Field Bits Description Type
Synchronous offset 7:0 Specifies the REQ/ACK offset during syn-
chronous transfers
W
Table 78: FAS366 Configuration #1 Register Address
Register Physical Address Access Size
Configuration #1 register 0x881_0020 1 byte
Table 79: FAS366 Configuration #1 Register Definition
Field Bits Description Type
Configuration #1 7:0 Specifies different operation options for FAS366 R/W
Table 80: FAS366 Clock Conversion Factor Register Address
Register Physical Address Access Size
Clock conversion factor register 0x881_0024 1 byte