ADVANCE INFORMATION

TMS320C6202

FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS072B ± AUGUST 1998 ± REVISED AUGUST 1999

MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED)

timing requirements for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = 1²³ (see Figure 44)

 

 

 

 

'C6202-200

 

 

 

 

 

 

'C6202-233

 

 

NO.

 

 

 

'C6202-250

 

UNIT

 

 

 

 

 

 

 

 

 

MASTER

SLAVE

 

 

 

 

 

 

 

 

 

 

 

 

 

MIN

MAX

MIN

MAX

 

 

 

 

 

 

 

 

 

4

tsu(DRV-CKXH)

Setup time, DR valid before CLKX high

12

 

2 ± 3P

 

ns

5

th(CKXH-DRV)

Hold time, DR valid after CLKX high

4

 

5 + 6P

 

ns

² P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns.

³ For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1.

switching characteristics for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = 1²³ (see Figure 44)

 

 

 

 

'C6202-200

 

 

 

 

 

 

'C6202-233

 

 

NO.

 

PARAMETER

 

'C6202-250

 

UNIT

 

 

 

 

 

 

 

 

MASTER§

SLAVE

 

 

 

 

MIN

MAX

MIN

MAX

 

 

 

 

 

 

 

 

 

1

t

Hold time, FSX low after CLKX high

T ± 2

T + 3

 

 

ns

 

h(CKXH-FXL)

 

 

 

 

 

 

2

t

Delay time, FSX low to CLKX low#

H ± 2

H + 3

 

 

ns

 

d(FXL-CKXL)

 

 

 

 

 

 

3

td(CKXL-DXV)

Delay time, CLKX low to DX valid

±2

4

3P + 4

5P + 17

ns

6

tdis(CKXH-DXHZ)

Disable time, DX high impedance following last data bit from

H ± 2

H + 3

 

 

ns

CLKX high

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

7

tdis(FXH-DXHZ)

Disable time, DX high impedance following last data bit from

 

 

P + 3

3P + 17

ns

FSX high

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

8

td(FXL-DXV)

Delay time, FSX low to DX valid

 

 

2P + 2

4P + 17

ns

² P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns.

³For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. § S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency)

=sample rate generator input clock = P_clks if CLKSM = 0 (P_clks = CLKS period)

T =

CLKX period = (1 + CLKGDV) * S

H =

CLKX high pulse width

= (CLKGDV/2 + 1) * S if CLKGDV is even

 

 

= (CLKGDV + 1)/2 * S if CLKGDV is odd or zero

L =

CLKX low pulse width

= (CLKGDV/2) * S if CLKGDV is even

=(CLKGDV + 1)/2 * S if CLKGDV is odd or zero

FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally.

CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP

#FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX).

66

POST OFFICE BOX 1443 HOUSTON, TEXAS 77251±1443

Page 66
Image 66
Texas Instruments TMS320C6202 specifications MASTER§ Slave MIN MAX

TMS320C6202 specifications

The Texas Instruments TMS320C6202 is a powerful digital signal processor (DSP) that is well-regarded in the realm of high-performance computing applications. As part of the TMS320C6000 family, the C6202 was designed to meet the demanding requirements of telecommunications, audio and video processing, and other real-time digital signal processing tasks.

One of the primary features of the TMS320C6202 is its superscalar architecture. This allows the processor to execute multiple instructions simultaneously, significantly improving throughput and efficiency. With two functional units, the DSP can execute both fixed-point and floating-point operations in parallel, optimizing performance for various computational workloads.

The core clock frequency of the TMS320C6202 typically reaches up to 150 MHz, which means it can process instructions at impressive speeds. This high frequency, combined with an advanced instruction set that includes efficient looping and branching instructions, makes the C6202 highly adept at handling complex algorithms common in digital signal processing.

Memory access is another critical characteristic of the TMS320C6202. It supports a unified memory architecture featuring both on-chip SRAM and external memory interfaces. This enables seamless data transfer between the processor and memory, improving overall system performance. The processor can interface with diverse memory types, including SDRAM and other high-speed memory technologies, further enhancing its versatility.

Furthermore, the TMS320C6202 incorporates a range of built-in features designed to facilitate efficient development. Its integrated hardware multipliers and accumulators allow rapid computation of mathematical functions, while on-chip debugging support simplifies the development process. Additionally, the processor features a host of peripheral interfaces, enabling integrations for input/output operations, essential for real-time applications such as multimedia processing.

Texas Instruments excels in providing software and development tools for the TMS320C6202. The Code Composer Studio (CCS) and various libraries enhance the ease of programming and optimization for this DSP, which helps engineers accelerate product development.

Overall, the Texas Instruments TMS320C6202 is a robust digital signal processor characterized by its high-speed performance, dual functional units, innovative memory architecture, and support for sophisticated algorithms. It has become a preferred choice for applications requiring intensive signal processing capabilities, making significant contributions to fields such as telecommunications, multimedia, and industrial automation.