ADVANCE INFORMATION

TMS320C6202

FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS072B ± AUGUST 1998 ± REVISED AUGUST 1999

EXPANSION BUS SYNCHRONOUS HOST PORT TIMING (CONTINUED)

timing requirements with 'C6202 as bus master (see Figure 33, Figure 34, and Figure 35)

NO.

 

 

MIN

MAX

UNIT

 

 

 

 

 

 

9

tsu(XDV-XCKIH)

Setup time, XDx valid before XCLKIN high

4

 

ns

10

th(XCKIH-XDV)

Hold time, XDx valid after XCLKIN high

2.3

 

ns

11

t

Setup time, XRDY valid before XCLKIN high²

4

 

ns

 

su(XRY-XCKIH)

 

 

 

 

12

t

Hold time, XRDY valid after XCLKIN high²

2.3

 

ns

 

h(XCKIH-XRY)

 

 

 

 

14

tsu(XBFF-XCKIH)

Setup time, XBOFF valid before XCLKIN high

4

 

ns

15

th(XCKIH-XBFF)

Hold time, XBOFF valid after XCLKIN high

2.3

 

ns

² XRDY operates as active-low ready input/output during host-port accesses.

switching characteristics with 'C6202 as bus master (see Figure 33, Figure 34, and Figure 35)

NO.

 

PARAMETER

MIN

MAX

UNIT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1

td(XCKIH-XASV)

Delay time, XCLKIN high to

 

valid

5

15.5

ns

XAS

2

t

Delay time, XCLKIN high to XW/R valid³

5

15.5

ns

 

d(XCKIH-XWRV)

 

 

 

 

 

 

 

 

 

 

 

 

3

td(XCKIH-XBLTV)

Delay time, XCLKIN high to XBLAST valid§

5

15.5

ns

4

t

Delay time, XCLKIN high to

 

 

 

 

 

 

 

 

5

15.5

ns

XBE[3:0]/XA[5:2] valid

 

d(XCKIH-XBEV)

 

 

 

 

 

 

 

 

 

 

 

 

5

td(XCKIH-XDLZ)

Delay time, XCLKIN high to XDx low impedance

5

 

ns

6

td(XCKIH-XDV)

Delay time, XCLKIN high to XDx valid

 

15.5

ns

7

td(XCKIH-XDIV)

Delay time, XCLKIN high to XDx invalid

5

 

ns

8

td(XCKIH-XDHZ)

Delay time, XCLKIN high to XDx high impedance

 

18

ns

13

t

Delay time, XCLKIN high to

 

 

 

 

 

 

 

5

15.5

ns

XWE/XWAIT valid#

 

d(XCKIH-XWTV)

 

 

 

 

 

 

 

 

 

 

 

 

³XW/R input/output polarity selected at boot. § XBLAST output polarity is always active low.

XBE[3:0]/XA[5:2] operates as byte enables XBE[3:0] during host-port accesses.

# XWE/XWAIT operates as XWAIT output signal during host-port accesses.

52

POST OFFICE BOX 1443 HOUSTON, TEXAS 77251±1443

Page 52
Image 52
Texas Instruments TMS320C6202 specifications TdXCKIH-XASV Delay time, Xclkin high to Valid 15.5

TMS320C6202 specifications

The Texas Instruments TMS320C6202 is a powerful digital signal processor (DSP) that is well-regarded in the realm of high-performance computing applications. As part of the TMS320C6000 family, the C6202 was designed to meet the demanding requirements of telecommunications, audio and video processing, and other real-time digital signal processing tasks.

One of the primary features of the TMS320C6202 is its superscalar architecture. This allows the processor to execute multiple instructions simultaneously, significantly improving throughput and efficiency. With two functional units, the DSP can execute both fixed-point and floating-point operations in parallel, optimizing performance for various computational workloads.

The core clock frequency of the TMS320C6202 typically reaches up to 150 MHz, which means it can process instructions at impressive speeds. This high frequency, combined with an advanced instruction set that includes efficient looping and branching instructions, makes the C6202 highly adept at handling complex algorithms common in digital signal processing.

Memory access is another critical characteristic of the TMS320C6202. It supports a unified memory architecture featuring both on-chip SRAM and external memory interfaces. This enables seamless data transfer between the processor and memory, improving overall system performance. The processor can interface with diverse memory types, including SDRAM and other high-speed memory technologies, further enhancing its versatility.

Furthermore, the TMS320C6202 incorporates a range of built-in features designed to facilitate efficient development. Its integrated hardware multipliers and accumulators allow rapid computation of mathematical functions, while on-chip debugging support simplifies the development process. Additionally, the processor features a host of peripheral interfaces, enabling integrations for input/output operations, essential for real-time applications such as multimedia processing.

Texas Instruments excels in providing software and development tools for the TMS320C6202. The Code Composer Studio (CCS) and various libraries enhance the ease of programming and optimization for this DSP, which helps engineers accelerate product development.

Overall, the Texas Instruments TMS320C6202 is a robust digital signal processor characterized by its high-speed performance, dual functional units, innovative memory architecture, and support for sophisticated algorithms. It has become a preferred choice for applications requiring intensive signal processing capabilities, making significant contributions to fields such as telecommunications, multimedia, and industrial automation.