Ampro Corporation 700 manual Pin # Signal Descriptions J13 Row B

Page 35

Chapter 3

 

Hardware

 

 

 

 

 

 

Pin #

Signal

Description (J13 Row A)

 

 

25 (A25)

SA6

System Address 6 – Refer to SA19, pin-A12, for more information.

 

 

 

 

 

 

 

26 (A26)

SA5

System Address 5 – Refer to SA19, pin-A12, for more information.

 

 

 

 

 

 

 

27 (A27)

SA4

System Address 4 – Refer to SA19, pin-A12, for more information.

 

 

 

 

 

 

 

28 (A28)

SA3

System Address 3 – Refer to SA19, pin-A12, for more information.

 

 

 

 

 

 

 

29 (A29)

SA2

System Address 2 – Refer to SA19, pin-A12, for more information.

 

 

 

 

 

 

 

30 (A30)

SA1

System Address 1 – Refer to SA19, pin-A12, for more information.

 

 

 

 

 

 

 

31 (A31)

SA0

System Address 0 – Refer to SA19, pin-A12, for more information.

 

 

 

 

 

 

 

32 (A32)

GND

Ground

 

 

 

 

 

 

Notes: The shaded area denotes power or ground. The signals marked with * = Negative true logic.

Table 3-6. PC/104 Interface Pin/Signal Descriptions (J13B)

Pin #

Signal

Descriptions (J13 Row B)

33

(B1)

GND

Ground

34

(B2)

RESETDRV

Reset Drive – This signal is used to reset or initialize system logic on

 

 

 

power up or subsequent system reset.

35

(B3)

+5V

+5 volt power ±10%

36

(B4)

IRQ9

Interrupt request 9 – Asserted by a device when it has pending interrupt

 

 

 

request. Only one device may use the request line at a time.

37

(B5)

-5V

Not connected (-5 volts)

38

(B6)

DRQ2

DMA Request 2 – Used by I/O resources to request DMA service, or to

 

 

 

request ownership of the bus as a bus master device. Must be held high

 

 

 

until associated DACK2 line is active.

39

(B7)

-12V

Not connected (-12 volts)

40

(B8)

ENDXFR*

Zero Wait State – This signal is driven low by a bus slave device to

 

 

 

indicate it is capable of performing a bus cycle without inserting any

 

 

 

additional wait states. To perform a 16-bit memory cycle without wait

 

 

 

states, this signal is derived from an address decode.

41

(B9)

+12V

+12 Volts

42

(B10)

GND

Not connected (Key Pin)

43

(B11)

SMEMW*

System Memory Write – This signal is used by bus owner to request a

 

 

 

memory device to store data currently on the data bus and only active

 

 

 

for the lower 1MB. Used for legacy compatibility with 8-bit cards.

44

(B12)

SMEMR*

System Memory Read – This signal is used by bus owner to request a

 

 

 

memory device to drive data onto the data bus and only active for lower

 

 

 

1MB. Used for legacy compatibility with 8-bit cards.

45

(B13)

IOW*

I/O Write – This strobe signal is driven by the owner of the bus (ISA

 

 

 

bus master or DMA controller) and instructs the selected I/O device to

 

 

 

capture the write data on the data bus.

46

(B14)

IOR*

I/O Read – This strobe signal is driven by the owner of the bus (ISA bus

 

 

 

master or DMA controller) and instructs the selected I/O device to drive

 

 

 

read data onto the data bus.

47

(B15)

DACK3*

DMA Acknowledge 3 – Used by DMA controller to select the I/O

 

 

 

resource requesting the bus, or to request ownership of the bus as a bus

 

 

 

master device. Can also be used by the ISA bus master to gain control

 

 

 

of the bus from the DMA controller.

ReadyBoard 700

Reference Manual

29

Image 35
Contents ReadyBoard Single Board Computer Reference Manual Revision History Audience AssumptionsContents Appendix a List of Tables Reference Manual ReadyBoard Reference Material SpecificationsPurpose of this Manual Other Ampro Products Related Ampro ProductsReadyBoard 700 Support Products Other ReadyBoard ProductsChapter Reference Manual ReadyBoard Epic Architecture Product OverviewProduct Description Board FeaturesChapter Chapter ATA Block DiagramVIA Major Integrated Circuits ICsChip Type Mfg Model Description Function CPUComponent Description Connector DefinitionsSwitch Definition Jack # Signal/Device DescriptionLvds J7 All illustrationsIllustrations Additional ComponentsJumper Definitions Power/IDE LED DefinitionsJumper # Installed Removed Indicator DefinitionJumper, Switch, and LED Locations Top view Environmental Specifications SpecificationsPhysical Specifications Power SpecificationsThermal/Cooling Requirements Mechanical SpecificationsReadyBoard 700 Side view Overview Chapter HardwareFlash Memory CPU U4Memory Sdram Memory DIMM1Memory Map Interrupt Channel AssignmentsCF8-CFF Address MapBase Address Function Address hex SubsystemPC/104-Plus Interface J12 Pin # Signal Input Description OutputPerr REQ0GNT1 CLK2Inta REQ2CLK0 IntdCLK3 IDSEL1REQ1 GNT2CLK1 IDSEL2IDSEL3 GNT0PC/104 Interface J13 A/B, J14 C/D Pin # Signal Description J13 Row aPin # Signal Descriptions J13 Row B Pin # Signal Descriptions J14 Row C Pin # Signal Descriptions J14 Row D DACK6 DRQ0DACK5 DRQ5IDE Interface J22 Pin # Signal DescriptionPdcsel PdiowPdior PdiordyCompactFlash Adapter J23 SDD12 CFD2CFD1 SDD11Floppy/Parallel Interface J20 Drveno SlctinStep AutofdxRS485 Serial Port Implementation Serial Interfaces J5A/B, J3A/BSerial a Interface J5A/B Serial B Interface J3A/B DTR4 CTS4Secondary USB2 and USB3 J21A/B USB Interfaces J15A/B, J21A/BPrimary USB0 and USB1 J15A/B Digital Ground Ethernet Interfaces J10, J11Pin # Audio Interface J19 CRT Interface J8 Video Interfaces J8, J9, J7LCD Interface J9 Lvds Interface J7 Pin # Signal Description Line ChannelKeyboard/Mouse Interface J16 Reset Switch SW1Miscellaneous Utility Interface J18Irtx Oops! Jumper Bios RecoveryInfrared IrDA Port J17 Real Time Clock RTCSerial Console User Gpio Signals J2Temperature Monitoring Serial Console Setup Watchdog TimerVccsb Power Interfaces J4, J6Power In Interface J4 Power-On Interface J6Reference Manual ReadyBoard Introduction Accessing Bios Setup VGA DisplayBios Setup Menu Item/Topic Accessing Bios Setup Serial ConsoleBios Setup Opening Screen Bios MenusDrive Assignments Bios Configuration ScreenDate & Time Boot Order # of Floppy Drives Bios SettingsDrive and Boot Options Memory Keyboard and Mouse ConfigurationUser Interface Advanced features Power ManagementChapter Bios Setup On-Board LPT Port On-Board Serial PortsOn-Board Video On-Board Controllers640 x 480 x 18 bit LCD ResolutionPanel Type 640 x 480 x 18 TFT TypeChapter Bios Setup Chapter Bios Setup Chapter Bios Setup Converting the Splash Screen File Splash Screen CustomizationSplash Screen Image Requirements \splashconvert convert.idf Reference Manual ReadyBoard Method Contact Information Appendix a Technical SupportAppendix a Appendix B LAN Boot Option Accessing PXE Boot Agent Bios Setup PXE Boot Agent Bios SetupTCP/IP Configuration PXE Boot Agent Setup ScreenPXE Configuration RPL Configuration NetWare ConfigurationLED CD-ROMPost RTCWatchdog timer WDT Table notes Reference Manual ReadyBoard