Ampro Corporation 700 manual Pin # Signal Descriptions J14 Row C

Page 36

Chapter 3

 

Hardware

 

 

 

 

 

 

Pin #

Signal

Descriptions (J13 Row B)

 

 

48 (B16)

DRQ3

DMA Request 3 – Used by I/O resources to request DMA service.

 

 

 

 

Must be held high until associated DACK3 line is active.

 

 

49 (B17)

DACK1*

DMA Acknowledge 1 – Used by DMA controller to select the I/O

 

 

 

 

resource requesting the bus, or to request ownership of the bus as a bus

 

 

 

 

master device. Can also be used by the ISA bus master to gain control

 

 

 

 

of the bus from the DMA controller.

 

 

50 (B18)

DRQ1

DMA Request 1 – Used by I/O resources to request DMA service.

 

 

 

 

Must be held high until associated DACK1 line is active.

 

 

51 (B19)

REFRESH*

Memory Refresh – This signal is driven low to indicate a memory

 

 

 

 

refresh cycle is in progress. Memory is refreshed every 15.6 usec.

 

 

52 (B20)

SYSCLK

System Clock – This is a free running clock typically in the 8MHz to

 

 

 

 

10MHz range, although its exact frequency is not guaranteed.

 

 

53 (B21)

IRQ7

Interrupt Request 7 – Asserted by a device when it has pending interrupt

 

 

 

 

request. Only one device may use the request line at a time.

 

 

54 (B22)

IRQ6

Interrupt Request 6 – Asserted by a device when it has pending interrupt

 

 

 

 

request. Only one device may use the request line at a time.

 

 

55 (B23)

IRQ5

Interrupt Request 5 – Asserted by a device when it has pending interrupt

 

 

 

 

request. Only one device may use the request line at a time.

 

 

56 (B24)

IRQ4

Interrupt Request 4 – Asserted by a device when it has pending interrupt

 

 

 

 

request. Only one device may use the request line at a time.

 

 

57 (B25)

IRQ3

Interrupt Request 3 – Asserted by a device when it has pending interrupt

 

 

 

 

request. Only one device may use the request line at a time.

 

 

58 (B26)

DACK2*

DMA Acknowledge 2 – Used by DMA controller to select the I/O

 

 

 

 

resource requesting the bus, or to request ownership of the bus as a bus

 

 

 

 

master device. Can also be used by the ISA bus master to gain control

 

 

 

 

of the bus from the DMA controller.

 

 

59 (B27)

TC

Terminal Count – This signal is a pulse to indicate a terminal count has

 

 

 

 

been reached on a DMA channel operation.

 

 

60 (B28)

BALE

Buffered Address Latch Enable – This signal is used to latch the LA23

 

 

 

 

to LA17 signals or decodes of these signals. Addresses are latched on

 

 

 

 

the falling edge of BALE. It is forced high during DMA cycles. When

 

 

 

 

used with AENx, it indicates a valid processor or DMA address.

 

 

61 (B29)

+5V

+5 volt power ±10%

 

 

62 (B30)

OSC

Oscillator – This clock signal operates at 14.3MHz. This signal is not

 

 

 

 

synchronous with the system clock (SYSCLK).

 

 

63 (B31)

GND

Ground

 

 

64 (B32)

GND

Ground

 

Notes: The shaded area denotes power or ground. The signals marked with * = Negative true logic.

Table 3-7. PC/104 Interface Pin/Signal Descriptions (J14C)

Pin #

Signal

Descriptions (J14 Row C)

1 (C0)

GND

Ground

2 (C1)

SBHE*

System Byte High Enable – This signal is driven low to indicate a

 

 

transfer of data on the high half of the data bus (D15 to D8).

3 (C2)

LA23

Lactchable Address 23 – This signal must be latched by the resource if

 

 

the line is required for the entire data cycle.

4 (C3)

LA22

Lactchable Address 22 – Refer to LA23, pin-C2, for more information.

 

 

 

30

Reference Manual

ReadyBoard 700

Image 36
Contents ReadyBoard Single Board Computer Reference Manual Audience Assumptions Revision HistoryContents Appendix a List of Tables Reference Manual ReadyBoard Specifications Purpose of this ManualReference Material Related Ampro Products ReadyBoard 700 Support ProductsOther ReadyBoard Products Other Ampro ProductsChapter Reference Manual ReadyBoard Product Overview Epic ArchitectureBoard Features Product DescriptionChapter Chapter Block Diagram ATAMajor Integrated Circuits ICs Chip Type Mfg Model Description FunctionCPU VIAConnector Definitions Switch DefinitionJack # Signal/Device Description Component DescriptionAll illustrations Lvds J7Additional Components IllustrationsPower/IDE LED Definitions Jumper # Installed RemovedIndicator Definition Jumper DefinitionsJumper, Switch, and LED Locations Top view Specifications Physical SpecificationsPower Specifications Environmental SpecificationsMechanical Specifications Thermal/Cooling RequirementsReadyBoard 700 Side view Chapter Hardware OverviewCPU U4 MemorySdram Memory DIMM1 Flash MemoryInterrupt Channel Assignments Memory MapAddress Map Base Address FunctionAddress hex Subsystem CF8-CFFPin # Signal Input Description Output PC/104-Plus Interface J12REQ0 GNT1CLK2 PerrREQ2 CLK0Intd IntaIDSEL1 REQ1GNT2 CLK3IDSEL2 IDSEL3GNT0 CLK1Pin # Signal Description J13 Row a PC/104 Interface J13 A/B, J14 C/DPin # Signal Descriptions J13 Row B Pin # Signal Descriptions J14 Row C Pin # Signal Descriptions J14 Row D DRQ0 DACK5DRQ5 DACK6Pin # Signal Description IDE Interface J22Pdiow PdiorPdiordy PdcselCompactFlash Adapter J23 CFD2 CFD1SDD11 SDD12Floppy/Parallel Interface J20 Slctin StepAutofdx DrvenoSerial Interfaces J5A/B, J3A/B RS485 Serial Port ImplementationSerial a Interface J5A/B Serial B Interface J3A/B CTS4 DTR4USB Interfaces J15A/B, J21A/B Primary USB0 and USB1 J15A/BSecondary USB2 and USB3 J21A/B Ethernet Interfaces J10, J11 Pin #Digital Ground Audio Interface J19 Video Interfaces J8, J9, J7 CRT Interface J8LCD Interface J9 Pin # Signal Description Line Channel Lvds Interface J7Reset Switch SW1 MiscellaneousUtility Interface J18 Keyboard/Mouse Interface J16Oops! Jumper Bios Recovery Infrared IrDA Port J17Real Time Clock RTC IrtxUser Gpio Signals J2 Temperature MonitoringSerial Console Watchdog Timer Serial Console SetupPower Interfaces J4, J6 Power In Interface J4Power-On Interface J6 VccsbReference Manual ReadyBoard Accessing Bios Setup VGA Display IntroductionAccessing Bios Setup Serial Console Bios Setup Menu Item/TopicBios Menus Bios Setup Opening ScreenBios Configuration Screen Date & TimeDrive Assignments # of Floppy Drives Bios Settings Boot OrderDrive and Boot Options Keyboard and Mouse Configuration User InterfaceMemory Power Management Advanced featuresChapter Bios Setup On-Board Serial Ports On-Board LPT PortOn-Board Controllers On-Board VideoLCD Resolution Panel Type 640 x 480 x 18 TFTType 640 x 480 x 18 bitChapter Bios Setup Chapter Bios Setup Chapter Bios Setup Splash Screen Customization Splash Screen Image RequirementsConverting the Splash Screen File \splashconvert convert.idf Reference Manual ReadyBoard Appendix a Technical Support Method Contact InformationAppendix a Appendix B LAN Boot Option PXE Boot Agent Bios Setup Accessing PXE Boot Agent Bios SetupPXE Boot Agent Setup Screen PXE ConfigurationTCP/IP Configuration NetWare Configuration RPL ConfigurationCD-ROM LEDRTC PostWatchdog timer WDT Table notes Reference Manual ReadyBoard