Ampro Corporation 700 manual REQ0, GNT1, CLK2, Perr, Trdy

Page 30

Chapter 3

Hardware

Pin #

Signal

Input/

Description

 

 

 

Output

 

20

(A20)

GND

 

Digital Ground

21

(A21)

AD29

T/S

PCI Address and Data Bus Line 29 – Refer to Pin-3 for more

 

 

 

 

information.

22

(A22)

+5V

 

+5 volt power supply ±5%

23

(A23)

REQ0*

T/S

Bus Request 0 – This signal line is one of three signal lines. These

 

 

 

 

signals indicate the device desires use of the bus to the arbitrator.

24

(A24)

GND

 

Digital Ground

25

(A25)

GNT1*

T/S

Grant 1 – This signal line is one of three signal lines. These signal

 

 

 

 

lines indicate access has been granted to the requesting device

 

 

 

 

(PCI Masters).

26

(A26)

+5V

 

+5 volt power supply ±5%

27

(A27)

CLK2

In

PCI clock 2 – This signal line is one of four signal lines. These

 

 

 

 

clock signals provide the timing outputs for four external PCI

 

 

 

 

devices and the timing for all transactions on the PCI bus

28

(A28)

GND

 

Digital Ground

29

(A29)

+12V

 

+12 volt power supply ±5%

30

(A30)

NC

 

Not connected - Reserved

 

 

 

 

 

31

(B1)

NC

 

Not connected - Reserved

 

 

 

 

 

32

(B2)

AD02

T/S

PCI Address and Data Bus Line 2 – Refer to Pin-3 for more

 

 

 

 

information.

33

(B3)

GND

 

Digital Ground

34

(B4)

AD07

T/S

PCI Address and Data Bus Line 7 – Refer to Pin-3 for more

 

 

 

 

information.

35

(B5)

AD09

T/S

PCI Address and Data Bus Line 9 – Refer to Pin-3 for more

 

 

 

 

information.

36

(B6)

VI/O

 

+5 volt power supply ±5%

37

(B7)

AD13

T/S

PCI Address and Data Bus Lines 13 – Refer to Pin-3 for more

 

 

 

 

information.

38

(B8)

C/BE1*

T/S

PCI Bus Command/Byte Enable 1 – Refer to Pin-4 for more

 

 

 

 

information.

39

(B9)

GND

 

Digital Ground

40

(B10)

PERR*

 

Parity Error – This signal is for reporting data parity errors.

 

 

 

 

 

41

(B11)

+3.3V

 

+3.3 volt power supply ±5%

42

(B12)

TRDY*

S/T/S

Target Ready – This signal indicates the selected device’s ability

 

 

 

 

to complete the current cycle of transaction. Both IRDY* and

 

 

 

 

TRDY* must be asserted to terminate a data cycle

43

(B13)

GND

 

Digital Ground

44

(B14)

AD16

T/S

PCI Address and Data Bus Line 16 – Refer to Pin-3 for more

 

 

 

 

information.

45

(B15)

+3.3V

 

+3.3 volt power supply ±5%

46

(B16)

AD20

T/S

PCI Address and Data Bus Lines 20 – Refer to Pin-3 for more

 

 

 

 

information.

24

Reference Manual

ReadyBoard 700

Image 30
Contents ReadyBoard Single Board Computer Reference Manual Audience Assumptions Revision HistoryContents Appendix a List of Tables Reference Manual ReadyBoard Specifications Purpose of this ManualReference Material Other ReadyBoard Products Related Ampro ProductsReadyBoard 700 Support Products Other Ampro ProductsChapter Reference Manual ReadyBoard Product Overview Epic ArchitectureBoard Features Product DescriptionChapter Chapter Block Diagram ATACPU Major Integrated Circuits ICsChip Type Mfg Model Description Function VIAJack # Signal/Device Description Connector DefinitionsSwitch Definition Component DescriptionAll illustrations Lvds J7Additional Components IllustrationsIndicator Definition Power/IDE LED DefinitionsJumper # Installed Removed Jumper DefinitionsJumper, Switch, and LED Locations Top view Power Specifications SpecificationsPhysical Specifications Environmental SpecificationsMechanical Specifications Thermal/Cooling RequirementsReadyBoard 700 Side view Chapter Hardware OverviewSdram Memory DIMM1 CPU U4Memory Flash MemoryInterrupt Channel Assignments Memory MapAddress hex Subsystem Address MapBase Address Function CF8-CFFPin # Signal Input Description Output PC/104-Plus Interface J12CLK2 REQ0GNT1 PerrIntd REQ2CLK0 IntaGNT2 IDSEL1REQ1 CLK3GNT0 IDSEL2IDSEL3 CLK1Pin # Signal Description J13 Row a PC/104 Interface J13 A/B, J14 C/DPin # Signal Descriptions J13 Row B Pin # Signal Descriptions J14 Row C Pin # Signal Descriptions J14 Row D DRQ5 DRQ0DACK5 DACK6Pin # Signal Description IDE Interface J22Pdiordy PdiowPdior PdcselCompactFlash Adapter J23 SDD11 CFD2CFD1 SDD12Floppy/Parallel Interface J20 Autofdx SlctinStep DrvenoSerial Interfaces J5A/B, J3A/B RS485 Serial Port ImplementationSerial a Interface J5A/B Serial B Interface J3A/B CTS4 DTR4USB Interfaces J15A/B, J21A/B Primary USB0 and USB1 J15A/BSecondary USB2 and USB3 J21A/B Ethernet Interfaces J10, J11 Pin #Digital Ground Audio Interface J19 Video Interfaces J8, J9, J7 CRT Interface J8LCD Interface J9 Pin # Signal Description Line Channel Lvds Interface J7Utility Interface J18 Reset Switch SW1Miscellaneous Keyboard/Mouse Interface J16Real Time Clock RTC Oops! Jumper Bios RecoveryInfrared IrDA Port J17 IrtxUser Gpio Signals J2 Temperature MonitoringSerial Console Watchdog Timer Serial Console SetupPower-On Interface J6 Power Interfaces J4, J6Power In Interface J4 VccsbReference Manual ReadyBoard Accessing Bios Setup VGA Display IntroductionAccessing Bios Setup Serial Console Bios Setup Menu Item/TopicBios Menus Bios Setup Opening ScreenBios Configuration Screen Date & TimeDrive Assignments # of Floppy Drives Bios Settings Boot OrderDrive and Boot Options Keyboard and Mouse Configuration User InterfaceMemory Power Management Advanced featuresChapter Bios Setup On-Board Serial Ports On-Board LPT PortOn-Board Controllers On-Board VideoType LCD ResolutionPanel Type 640 x 480 x 18 TFT 640 x 480 x 18 bitChapter Bios Setup Chapter Bios Setup Chapter Bios Setup Splash Screen Customization Splash Screen Image RequirementsConverting the Splash Screen File \splashconvert convert.idf Reference Manual ReadyBoard Appendix a Technical Support Method Contact InformationAppendix a Appendix B LAN Boot Option PXE Boot Agent Bios Setup Accessing PXE Boot Agent Bios SetupPXE Boot Agent Setup Screen PXE ConfigurationTCP/IP Configuration NetWare Configuration RPL ConfigurationCD-ROM LEDRTC PostWatchdog timer WDT Table notes Reference Manual ReadyBoard