Analog Devices ADSP-2183 manual Parameter Min Max Unit Clock Signals and Reset, Control Signals

Page 20

ADSP-2181/ADSP-2183

ADSP-2181

Parameter

 

 

Min

Max

Unit

 

 

 

 

 

Clock Signals and Reset

 

 

 

Timing Requirements:

 

 

 

tCKI

CLKIN Period

60

150

ns

tCKIL

CLKIN Width Low

20

 

ns

tCKIH

CLKIN Width High

20

 

ns

Switching Characteristics:

 

 

 

tCKL

CLKOUT Width Low

0.5tCK – 7

 

ns

tCKH

CLKOUT Width High

0.5tCK – 7

 

ns

tCKOH

CLKIN High to CLKOUT High

0

20

ns

Control Signals

 

 

 

 

 

Timing Requirements:

5tCK1

 

 

tRSP

RESET

Width Low

 

ns

ADSP-2183

 

 

 

28.8 MHz

 

Parameter

 

 

Min

Max

Clock Signals and Reset

 

 

Timing Requirements:

 

 

tCKI

CLKIN Period

69.4

150

tCKIL

CLKIN Width Low

20

 

tCKIH

CLKIN Width High

20

 

Switching Characteristics:

 

 

tCKL

CLKOUT Width Low

0.5tCK – 7

 

tCKH

CLKOUT Width High

0.5tCK – 7

 

tCKOH

CLKIN High to CLKOUT High

0

20

Control Signals

 

 

 

 

Timing Requirements:

5tCK1

 

tRSP

RESET

Width Low

 

NOTE

Unit

ns ns ns

ns ns ns

ns

1Applies after power-up sequence is complete. Internal phase lock loop requires no more than 2000 CLKIN cycles assuming stable CLKIN (not including crystal

oscillator start-up time).

CLKIN

tCKI

tCKIL

tCKIH

tCKOH

tCKH

CLKOUT

tCKL

Figure 22. Clock Signals

–20–

REV. 0

Image 20
Contents Functional Block Diagram General DescriptionADSP-2181/ADSP-2183 Architecture OverviewADSP-2181/ADSP-2183 Integration Pin Input Names Pins Output Function PIN DescriptionsInterrupt Vector Source of Interrupt Address HexHighest Priority Lowest PrioritySystem Interface ADSP-2181 ADSP-2183Pmovlay Memory A13 A120Memory Space Word Size Alignment Address Range Wait State RegisterInternal Booting Method Idma Port BootingSyntax IOaddr = dreg dreg = IOaddr Biased RoundingInstruction SET Description Designing AN EZ-ICE-COMPATIBLE SystemReset GND PM, DM, BM, IOM, & CMGrade Parameter Min Max Unit Grades Parameter Test Conditions Min Max UnitMemory Timing Specifications Frequency Dependency for Timing SpecificationsAbsolute Maximum Ratings ESD Sensitivity41C/W 10C/W 31C/W Package50C/W 2C/W 48C/W Capacitive Loading Test ConditionsADSP-2183-SPECIFICATIONS ADSP-2183 Timing Parameters Tqfp Delay Valid Output 28.8 MHz Parameter Min Max Clock Signals and Reset Parameter Min Max Unit Clock Signals and ResetControl Signals FI, or PFx Setup before Clkout Low1, 2, 3 25tCK + IRQx Flag Output Delay from Clkout Low5 25tCK +Parameter Min Max Unit Interrupts and Flag Flag Output Hold after Clkout Low5 5tCKParameter Min Max Unit Bus Request/Grant Parameter Min Max Unit Memory Read 28.8 MHz Parameter Min Max Unit Memory ReadParameter Min Max Unit Memory Write Parameter Min Max Unit Serial Ports Parameter Min Max Unit Idma Address Latch Parameter Min Max Idma Write, Short Write Cycle Parameter Min Max Unit Idma Write, Short Write Cycle28.8 MHz Parameter Min Max Unit Idma Write, Long Write Cycle Parameter Min Max Unit Idma Read, Long Read Cycle 28.8 MHz Parameter Min Max Unit Idma Read, Long Read CycleParameter Min Max Unit Idma Read, Short Read Cycle 28.8 MHz Parameter Min Max Unit Idma Read, Short Read CycleLead Tqfp Package Pinout Pin Number NameMillimeters Inches Symbol MIN TYP MAX Outline DimensionsLead Pqfp Package Pinout PF0 160 Ordering Guide Page Page C2144-16-6/96