ADSP-2181/ADSP-2183
ADSP-2181
ABSOLUTE MAXIMUM RATINGS* |
|
|
Supply Voltage | . . . . . . | V |
Input Voltage | V | |
Output Voltage Swing | V | |
Operating Temperature Range (Ambient) | . . . . | |
Storage Temperature Range | . . . . | |
Lead Temperature (5 sec) TQFP | . . . . . . . . . . . +280°C | |
Lead Temperature (5 sec) PQFP | . . . . . . . . . . . +280°C |
*Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
ESD SENSITIVITY
The
The
Proper ESD precautions are recommended to avoid performance degradation or loss of function- ality. Unused devices must be stored in conductive foam or shunts, and the foam should be discharged to the destination before devices are removed.
WARNING!
ESD SENSITIVE DEVICE
ADSP-2181 TIMING PARAMETERS
GENERAL NOTES
Use the exact timing information given. Do not attempt to de- rive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add up parameters to derive longer times.
TIMING NOTES
Switching characteristics specify how the processor changes its signals. You have no control over this
Timing requirements apply to signals that are controlled by cir- cuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices.
MEMORY TIMING SPECIFICATIONS
The table below shows common memory device specifications and the corresponding
Memory |
| Timing | ||||||||||||
Device | Timing |
| Parameter | |||||||||||
Specification | Parameter |
| Definition | |||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Address Setup to | tASW |
|
|
|
| Setup before | ||||||||
xMS | ||||||||||||||
Write Start |
|
| WR | Low | ||||||||||
Address Setup to | tAW |
| xMS | Setup before | ||||||||||
Write End |
|
| WR Deasserted | |||||||||||
Address Hold Time | tWRA |
| xMS | Hold after | ||||||||||
|
|
| WR | Deasserted | ||||||||||
Data Setup Time | tDW |
| Data Setup before | WR |
| |||||||||
|
|
| High | |||||||||||
Data Hold Time | tDH |
| Data Hold after | WR | High | |||||||||
OE to Data Valid | tRDD |
| RD Low to Data Valid | |||||||||||
Address Access Time | tAA |
| xMS | to Data Valid |
xMS = PMS, DMS, BMS, CMS, IOMS
FREQUENCY DEPENDENCY FOR TIMING
SPECIFICATIONS
tCK is defined as 0.5tCKI. The
Example: tCKH = 0.5tCK – 7 ns = 0.5 (30 ns) – 7 ns = 8 ns
REV. 0 |