Analog Devices ADSP-2183, ADSP-2181 manual 160

Page 36

ADSP-2181/ADSP-2183

OUTLINE DIMENSIONS

128-Lead Metric Plastic Quad Flatpack (PQFP)

D

D1

A

D3

L

SEATING PLANE

128

1

TOP VIEW

(PINS DOWN)

97

96

E3 E1 E

D

A1 A2

32 33

Be

65 64

 

MILLIMETERS

 

INCHES

 

SYMBOL

MIN

TYP

MAX

MIN

TYP

MAX

 

 

 

 

 

 

 

A

 

 

4.07

 

 

0.160

 

 

 

 

 

 

 

A1

0.25

 

 

0.010

 

 

A2

3.17

3.49

3.67

0.125

0.137

0.144

 

 

 

 

 

 

 

D, E

30.95

31.20

31.45

1.219

1.228

1.238

 

 

 

 

 

 

 

D1, E1

27.90

28.00

28.10

1.098

1.102

1.106

 

 

 

 

 

 

 

D3, E3

24.73

24.80

24.87

0.974

0.976

0.979

 

 

 

 

 

 

 

L

0.65

0.88

1.03

0.031

0.035

0.041

 

 

 

 

 

 

 

e

0.73

0.80

0.87

0.029

0.031

0.034

 

 

 

 

 

 

 

B

0.30

0.35

0.45

0.012

0.014

0.018

 

 

 

 

 

 

 

D

 

 

0.10

 

 

0.004

 

 

 

 

 

 

 

 

 

 

 

 

–36–

REV. 0

Image 36
Contents Functional Block Diagram General DescriptionADSP-2181/ADSP-2183 Architecture OverviewADSP-2181/ADSP-2183 Integration Pin Input Names Pins Output Function PIN DescriptionsInterrupt Vector Source of Interrupt Address HexHighest Priority Lowest PrioritySystem Interface ADSP-2181 ADSP-2183Pmovlay Memory A13 A120Address Range Wait State Register InternalMemory Space Word Size Alignment Booting Method Idma Port BootingSyntax IOaddr = dreg dreg = IOaddr Biased RoundingInstruction SET Description Designing AN EZ-ICE-COMPATIBLE SystemReset GND PM, DM, BM, IOM, & CMGrade Parameter Min Max Unit Grades Parameter Test Conditions Min Max UnitMemory Timing Specifications Frequency Dependency for Timing SpecificationsAbsolute Maximum Ratings ESD SensitivityPackage 50C/W 2C/W 48C/W41C/W 10C/W 31C/W Capacitive Loading Test ConditionsADSP-2183-SPECIFICATIONS ADSP-2183 Timing Parameters Tqfp Delay Valid Output Parameter Min Max Unit Clock Signals and Reset Control Signals28.8 MHz Parameter Min Max Clock Signals and Reset FI, or PFx Setup before Clkout Low1, 2, 3 25tCK + IRQx Flag Output Delay from Clkout Low5 25tCK +Parameter Min Max Unit Interrupts and Flag Flag Output Hold after Clkout Low5 5tCKParameter Min Max Unit Bus Request/Grant Parameter Min Max Unit Memory Read 28.8 MHz Parameter Min Max Unit Memory ReadParameter Min Max Unit Memory Write Parameter Min Max Unit Serial Ports Parameter Min Max Unit Idma Address Latch Parameter Min Max Unit Idma Write, Short Write Cycle 28.8 MHzParameter Min Max Idma Write, Short Write Cycle Parameter Min Max Unit Idma Write, Long Write Cycle Parameter Min Max Unit Idma Read, Long Read Cycle 28.8 MHz Parameter Min Max Unit Idma Read, Long Read CycleParameter Min Max Unit Idma Read, Short Read Cycle 28.8 MHz Parameter Min Max Unit Idma Read, Short Read CycleLead Tqfp Package Pinout Pin Number NameMillimeters Inches Symbol MIN TYP MAX Outline DimensionsLead Pqfp Package Pinout PF0 160 Ordering Guide Page Page C2144-16-6/96