Cypress CY7C1362C, CY7C1360C manual ZZ Mode Timing27, DON’T Care

Page 24

CY7C1360C

CY7C1362C

Switching Waveforms (continued)

ZZMode Timing[27, 28]

CLK

tZZ

ZZ

tZZI

ISUPPLY

I DDZZ

ALL INPUTS (except ZZ)

Outputs (Q)

High-Z

DON’T CARE

tZZREC

tRZZI

DESELECT or READ Only

Notes:

27.Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device.

28.DQs are in High-Z when exiting ZZ sleep mode.

Document #: 38-05540 Rev. *H

Page 24 of 31

[+] Feedback

Image 24
Contents Features Logic Block Diagram CY7C1362C 512K xFunctional Description1 Cypress Semiconductor CorporationMaximum Access Time Maximum Operating Current Selection Guide250 MHz 200 MHz 166 MHz Unit Maximum Cmos Standby Current Document # 38-05540 Rev. *HPin Configurations Pin Tqfp Pinout 3 Chip Enables a Version CY7C1360C 256K XCY7C1362C 512K x Pin Configurations Pin Tqfp Pinout 2 Chip Enables AJ Version CY7C1362CPin Configurations Ball BGA Pinout 2 Chip Enables with Jtag NC/576MNC/72M NC/36M NC/288MPin Configurations Ball Fbga Pinout 3 Chip Enable with Jtag NC/18MNC/72M Pin Definitions Single Read Accesses Single Write Accesses Initiated by AdspSingle Write Accesses Initiated by Adsc Functional OverviewInterleaved Burst Address Table Mode = Floating or VDD Linear Burst Address Table Mode = GNDZZ Mode Electrical Characteristics Partial Truth Table for Read/Write5 Read Cycle, Continue Burst NextWrite Cycle, Continue Burst Next Read Cycle, Suspend Burst Write Cycle, Suspend BurstDisabling the Jtag Feature Test Access Port TAPTruth Table for Read/Write5 Ieee 1149.1 Serial Boundary Scan JtagTAP Controller Block Diagram Performing a TAP ResetTAP Registers TAP Instruction SetTAP Timing IdcodeTAP AC Switching Characteristics Over the Operating Range10 TAP DC Electrical Characteristics And Operating Conditions3V TAP AC Test Conditions 5V TAP AC Test ConditionsIdentification Register Definitions Scan Register SizesIdentification Codes CY7C1360C 256K x Bit# Ball ID Signal CY7C1362C 512K x Bit# Ball ID SignalBall Fbga Boundary Scan Order NameCY7C1362C 512K x Bit# Ball ID Signal Name Ball BGA Boundary Scan OrderElectrical Characteristics Over the Operating Range14 Maximum RatingsOperating Range Ambient RangeCapacitance16 Thermal ResistanceAC Test Loads and Waveforms 3V I/O Test LoadSwitching Characteristics Over the Operating Range 17 250 200 166 Parameter Description Unit MinMin Max Set-up TimesSwitching Waveforms Read Cycle Timing23Write Cycle Timing23 BWE BWX ADVRead/Write Cycle Timing23, 25 CLZZZ Mode Timing27 DON’T CareOrdering Information CY7C1360C CY7C1362C CY7C1360C CY7C1362C Package Diagrams Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mmBall Pbga 14 x 22 x 2.4 mm 90±0.05Soldernotespad Type NON-SOLDER Mask Defined Nsmd Issue Date Orig. Description of Change Document History