Cypress CY7C1360C, CY7C1362C manual Ball Pbga 14 x 22 x 2.4 mm, 90±0.05

Page 29

CY7C1360C

CY7C1362C

Package Diagrams (continued)

119-Ball PBGA (14 x 22 x 2.4 mm) (51-85115)

0.25 C

A1 CORNER

1 2 3 4 5 6 7

A

B

C

D

E

F

G

H

J

K

L

M

N

P

R

T

U

0.70 REF.

12.00

0.90±0.05

30° TYP.

SEATING PLANE

0.56

C

 

 

 

Ø1.00(3X) REF.

19.50

2.40 MAX.

0.15 C

0.60±0.10

22.00±0.20

A

1.27

20.32

10.16

B

0.15(4X)

Ø0.05 M C Ø0.25 M C A B

Ø0.75±0.15(119X)

7 6 5 4 3 2 1

3.81

7.62

14.00±0.20

51-85115-*B

A

B

C

D

E

F

G

H

J

K

L

M

N

P

R

T

U

1.27

Document #: 38-05540 Rev. *H

Page 29 of 31

[+] Feedback

Image 29
Contents Logic Block Diagram CY7C1362C 512K x FeaturesFunctional Description1 Cypress Semiconductor CorporationSelection Guide Maximum Access Time Maximum Operating Current250 MHz 200 MHz 166 MHz Unit Maximum Cmos Standby Current Document # 38-05540 Rev. *HCY7C1362C 512K x Pin Configurations Pin Tqfp Pinout 3 Chip Enables a VersionCY7C1360C 256K X CY7C1362C Pin Configurations Pin Tqfp Pinout 2 Chip Enables AJ VersionNC/576M Pin Configurations Ball BGA Pinout 2 Chip Enables with JtagNC/72M NC/36M NC/288MNC/72M Pin Configurations Ball Fbga Pinout 3 Chip Enable with JtagNC/18M Pin Definitions Single Write Accesses Initiated by Adsp Single Read AccessesSingle Write Accesses Initiated by Adsc Functional OverviewZZ Mode Electrical Characteristics Interleaved Burst Address Table Mode = Floating or VDDLinear Burst Address Table Mode = GND Read Cycle, Continue Burst Next Partial Truth Table for Read/Write5Write Cycle, Continue Burst Next Read Cycle, Suspend Burst Write Cycle, Suspend BurstTest Access Port TAP Disabling the Jtag FeatureTruth Table for Read/Write5 Ieee 1149.1 Serial Boundary Scan JtagPerforming a TAP Reset TAP Controller Block DiagramTAP Registers TAP Instruction SetIdcode TAP TimingTAP DC Electrical Characteristics And Operating Conditions TAP AC Switching Characteristics Over the Operating Range103V TAP AC Test Conditions 5V TAP AC Test ConditionsIdentification Codes Identification Register DefinitionsScan Register Sizes CY7C1362C 512K x Bit# Ball ID Signal CY7C1360C 256K x Bit# Ball ID SignalBall Fbga Boundary Scan Order NameBall BGA Boundary Scan Order CY7C1362C 512K x Bit# Ball ID Signal NameMaximum Ratings Electrical Characteristics Over the Operating Range14Operating Range Ambient RangeThermal Resistance Capacitance16AC Test Loads and Waveforms 3V I/O Test Load250 200 166 Parameter Description Unit Min Switching Characteristics Over the Operating Range 17Min Max Set-up TimesRead Cycle Timing23 Switching WaveformsBWE BWX ADV Write Cycle Timing23CLZ Read/Write Cycle Timing23, 25DON’T Care ZZ Mode Timing27Ordering Information CY7C1360C CY7C1362C CY7C1360C CY7C1362C Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm Package Diagrams90±0.05 Ball Pbga 14 x 22 x 2.4 mmSoldernotespad Type NON-SOLDER Mask Defined Nsmd Document History Issue Date Orig. Description of Change