Cypress CY7C1472V33, CY7C1470V33, CY7C1474V33 manual Maximum Ratings, Operating Range, Ambient Range

Page 18

CY7C1470V33

CY7C1472V33

CY7C1474V33

Maximum Ratings

(Above which the useful life may be impaired. For user guide- lines, not tested.)

Storage Temperature

–65°C to +150°C

Ambient Temperature with

 

 

Power Applied

–55°C to +125°C

Supply Voltage on VDD Relative to GND

–0.5V to +4.6V

Supply Voltage on VDDQ Relative to GND

–0.5V to +VDD

DC to Outputs in Tri-State

–0.5V to VDDQ + 0.5V

DC Input Voltage

–0.5V to VDD + 0.5V

Current into Outputs (LOW)

 

20 mA

Static Discharge Voltage

 

> 2001V

(per MIL-STD-883, Method 3015)

 

Latch-up Current

 

> 200 mA

Operating Range

 

 

 

 

 

 

 

Ambient

 

 

Range

Temperature

VDD

VDDQ

Commercial

0°C to +70°C

3.3V

2.5V – 5%

 

 

–5%/+10%

to VDD

Industrial

–40°C to +85°C

Electrical Characteristics Over the Operating Range[13, 14]

Parameter

Description

Test Conditions

Min.

Max.

Unit

VDD

Power Supply Voltage

 

 

3.135

3.6

V

VDDQ

I/O Supply Voltage

for 3.3V I/O

 

3.135

VDD

V

 

 

for 2.5V I/O

 

2.375

2.625

V

 

 

 

 

 

 

 

VOH

Output HIGH Voltage

for 3.3V I/O, IOH = 4.0 mA

 

2.4

 

V

 

 

for 2.5V I/O, IOH= 1.0 mA

 

2.0

 

V

VOL

Output LOW Voltage

for 3.3V I/O, IOL= 8.0 mA

 

 

0.4

V

 

 

for 2.5V I/O, IOL= 1.0 mA

 

 

0.4

V

VIH

Input HIGH Voltage[13]

for 3.3V I/O

 

2.0

VDD + 0.3V

V

 

 

for 2.5V I/O

 

1.7

VDD + 0.3V

V

VIL

Input LOW Voltage[13]

for 3.3V I/O

 

–0.3

0.8

V

 

 

for 2.5V I/O

 

–0.3

0.7

V

 

 

 

 

 

 

 

IX

Input Leakage Current

GND VI VDDQ

 

–5

5

A

 

except ZZ and MODE

 

 

 

 

 

 

Input Current of MODE

Input = VSS

 

–30

 

A

 

 

Input = VDD

 

 

5

A

 

Input Current of ZZ

Input = VSS

 

–5

 

A

 

 

Input = VDD

 

 

30

A

IOZ

Output Leakage Current

GND VI VDDQ, Output Disabled

–5

5

A

IDD

VDD Operating Supply

VDD = Max., IOUT = 0 mA,

4.0-ns cycle, 250 MHz

 

500

mA

 

 

f = fMAX = 1/tCYC

 

 

 

 

 

 

5.0-ns cycle, 200 MHz

 

500

mA

 

 

 

6.0-ns cycle, 167 MHz

 

450

mA

 

 

 

 

 

 

 

ISB1

Automatic CE

Max. VDD, Device Deselected,

4.0-ns cycle, 250 MHz

 

245

mA

 

Power-down

VIN VIH or VIN VIL,

 

 

 

 

 

5.0-ns cycle, 200 MHz

 

245

mA

 

Current—TTL Inputs

f = fMAX = 1/tCYC

 

 

 

 

 

6.0-ns cycle, 167 MHz

 

245

mA

 

 

 

 

 

 

 

 

 

 

 

ISB2

Automatic CE

Max. VDD, Device Deselected,

All speed grades

 

120

mA

 

Power-down

VIN 0.3V or VIN > VDDQ 0.3V,

 

 

 

 

 

Current—CMOS Inputs

f = 0

 

 

 

 

ISB3

Automatic CE

Max. VDD, Device Deselected,

4.0-ns cycle, 250 MHz

 

245

mA

 

Power-down

VIN 0.3V or VIN > VDDQ 0.3V,

 

 

 

 

 

5.0-ns cycle, 200 MHz

 

245

mA

 

Current—CMOS Inputs

f = fMAX = 1/tCYC

 

 

 

 

 

6.0-ns cycle, 167 MHz

 

245

mA

 

 

 

 

 

 

 

 

 

 

 

ISB4

Automatic CE

Max. VDD, Device Deselected,

All speed grades

 

135

mA

 

Power-down

VIN VIH or VIN VIL, f = 0

 

 

 

 

 

Current—TTL Inputs

 

 

 

 

 

Notes:

 

 

 

 

 

 

13.Overshoot: VIH(AC) < VDD +1.5V (Pulse width less than tCYC/2), undershoot: VIL(AC)> –2V (Pulse width less than tCYC/2).

14.TPower-up: Assumes a linear ramp from 0V to VDD (min.) within 200 ms. During this time VIH < VDD and VDDQ < VDD.

Document #: 38-05289 Rev. *I

Page 18 of 29

[+] Feedback

Image 18
Contents Functional Description FeaturesLogic Block Diagram-CY7C1470V33 2M x Cypress Semiconductor Corporation250 MHz 200 MHz 167 MHz Unit Logic Block Diagram-CY7C1472V33 4M xMaximum Access Time Maximum Operating Current Maximum Cmos Standby CurrentPin Configurations Pin Tqfp Packages 4M xCY7C1472V33 4M x BWS Pin Definitions Pin Name Type Pin DescriptionByte Write Select Inputs, active LOW. Qualified with Functional Overview Interleaved Burst Address Table Mode = Floating or VDD Linear Burst Address Table Mode = GNDZZ Mode Electrical Characteristics Operation Address Used Function CY7C1472V33 Partial Write Cycle Description1, 2, 3Function CY7C1470V33 BW d BW c BW b BW a Function CY7C1474V33TAP Controller Block Diagram TAP Controller State Diagram Ieee 1149.1 Serial Boundary Scan JtagInstruction Register TAP Instruction SetParameter Description Min Max Unit Clock TAP AC Switching Characteristics Over the Operating Range9TAP Timing Output Times3V TAP AC Test Conditions 5V TAP AC Test ConditionsIdentification Register Definitions Scan Register SizesIdentification Codes Boundary Scan Exit Order 2M x Boundary Scan Exit Order 4M xBit # Ball ID J10 Boundary Scan Exit Order 1M xA11 W10Operating Range Electrical Characteristics Over the Operating Range13Maximum Ratings Ambient RangeCapacitance15 Thermal ResistanceAC Test Loads and Waveforms Switching Characteristics Over the Operating Range 16 250 200 167 Parameter Description Unit Min MaxSet-up Times CEN Switching WaveformsRead/Write/Timing22, 23 Address A1 A2ZZ Mode Timing26 NOP, Stall and Deselect Cycles22, 23Ordering Information 250 Package Diagrams Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mmBall Fbga 15 x 17 x 1.4 mm Ball Fbga 14 x 22 x 1.76 mm ECN No Issue Date Orig. Description of Change Document HistoryRXU VKN