Cypress CY7C0850AV, CY7C0852AV, CY7C0853AV, CY7C0851AV manual Cnten ADS Cntrst Mrst, Clk

Page 10

CY7C0850AV, CY7C0851AV

CY7C0852AV, CY7C0853AV

Figure 4. Counter, Mask, and Mirror Logic Block Diagram [1]

CNT/MSK

CNTEN

ADS

CNTRST

MRST

Bidirectional

Address

Lines

CLK

Decode

Logic

Mask

Register

Counter/

Address

Register

Address

Decode

RAM Array

From

17

Load/Increment

 

 

 

 

 

Address

Mirror

 

Counter

 

Lines

1

To Readback

 

 

 

 

1

 

and Address

 

 

0

 

Decode

From

17

0

 

 

 

 

 

 

Mask

Increment

 

 

 

Register

Logic

Wrap

 

17

From

17

17

 

 

 

 

 

 

Mask

17

Bit 0

 

 

From

 

 

+1

Wrap

 

 

 

Counter

 

Wrap

 

1

Detect

 

 

0

 

 

 

 

+2

17

 

 

 

1

To

 

 

 

 

 

 

0

 

Counter

Document #: 38-06070 Rev. *H

Page 10 of 32

[+] Feedback

Image 10
Contents 176TQFP 172FBGA Functional DescriptionProduct Selection Guide Density Mbit 32K x 64K x 128K x Cypress Semiconductor Corporation 198 Champion CourtRAM Array Logic Block DiagramTrue Mirror RegPin Configurations Ball BGA Top ViewCY7C0853AV CY7C0850AV CY7C0851AV CY7C0852AV Pin Definitions Mailbox Interrupts Master ResetOperation Description Address Counter and Mask Register Operations Retransmit Mask Reset OperationCounter Interrupt Mask Load OperationCnten ADS Cntrst Mrst CLKProgrammable Counter-Mask Register Operation 1 Performing a TAP Reset Ieee 1149.1 Serial Boundary Scan JtagOperating Range Electrical CharacteristicsMaximum Ratings CapacitanceSwitching Characteristics Normal Load Load Three-state Delay LoadPort to Port Delays Master Reset TimingJtag Timing Parameter Description 167/133/100 Unit MinSwitching Waveforms Master ResetBank Select Read 26 Read-to-Write-to-Read OE Controlled 25, 28, 30 Write with Address Counter Advance Disabled-to-Write-to-Read-to-Write-to-Read Read-to-Readback-to-Read-to-Read R/W = High Counter Reset 32 Readback State of Address Counter or Mask Register35, 36, 37 LeftPort LPort Write to RightPort RPort Read39, 40 Counter Interrupt and Retransmit 34, 42, 43, 44 CLK 128K × 36 4M 3.3V Synchronous CY7C0852AV Dual-Port Sram Ordering Information256K × 36 9M 3.3V Synchronous CY7C0853AV Dual-Port Sram 64K × 36 2M 3.3V Synchronous CY7C0851AV Dual-Port SramPackage Diagrams Ball Fbga 15 x 15 x 1.25 mmPin Thin Quad Flat Pack 24 × 24 × 1.4 mm Document History Submis Orig. Description of Change Sion DateWorldwide Sales and Design Support Products PSoC Solutions Sales, Solutions, and Legal InformationUSB