Cypress CY7C0851AV, CY7C0852AV Document History, Submis Orig. Description of Change Sion Date

Page 31

CY7C0850AV, CY7C0851AV

CY7C0852AV, CY7C0853AV

Document History Page

Document Title: CY7C0850AV/CY7C0851AV/CY7C0852AV/CY7C0853AV, FLEx36™ 3.3V 32K/64K/128K/256K x 36 Synchronous Dual-Port RAM

Document Number: 38-06070

REV.

ECN NO.

Submis-

Orig. of

Description of Change

sion Date

Change

 

 

 

 

 

 

 

 

 

 

**

127809

08/04/03

SPN

This data sheet has been extracted from another data sheet: the 2M/4M/9M

 

 

 

 

data sheet. The following changes have been made from the original as

 

 

 

 

pertains to this device:

 

 

 

 

Updated capacitance values

 

 

 

 

Updated “Read-to-Write-to-Read (OE Controlled)” waveform

 

 

 

 

Revised static discharge voltage

 

 

 

 

Corrected 0853 pins L3 and L12

 

 

 

 

Added discussion of Pause/Restart for JTAG boundary scan

 

 

 

 

Power up requirements added to Maximum Ratings information

 

 

 

 

Revise tcd2, tOE, tOHZ, tCKHZ, tCKLZ for the CY7C0853V to 4.7 ns

 

 

 

 

Updated Icc numbers

 

 

 

 

Updated tHA, tHB, tHD for -100 speed

 

 

 

 

Separated out from the 4M data sheet

 

 

 

 

Added 133-MHz Industrial device to Ordering Information table

*A

210948

See ECN

YDT

Changed mailbox addresses from 1FFFE and 1FFFF to 3FFFE and 3FFFF.

 

 

 

 

 

*B

216190

See ECN

YDT/Dcon

Corrected Revision of Document. CMS does not reflect this rev change

 

 

 

 

 

*C

231996

See ECN

YDT

Removed “A particular port can write to a certain location while another port is

 

 

 

 

reading that location.” from Functional Description.

*D

238938

See ECN

WWZ

Merged 0853 (9Mx36) with 0852 (4Mx36) and 0851(2Mx36), add 0850 (1M x36),

 

 

 

 

to the data sheet.

 

 

 

 

Added product selection table.

 

 

 

 

Added JTAG ID code for 1M device.

 

 

 

 

Added note 14.

 

 

 

 

Updated boundary scan section.

 

 

 

 

Updated function description for the merge and addition.

*E

329122

See ECN

SPN

Updated Marketing part numbers

 

 

 

 

 

*F

389877

See ECN

KGH

Updated Read-to-Write-to-Read timing diagram to reflect accurate bus

 

 

 

 

turnaround scheme.

 

 

 

 

Added ISB5

 

 

 

 

Changed tRSCNTINT to 10ns

 

 

 

 

Changed tRSF to 10ns

 

 

 

 

Added figure Disabled-to-Read-to-Read-to-Read-to-Write

 

 

 

 

Added figure Disabled-to-Write-to-Read-to-Write-to-Read

 

 

 

 

Added figure Disabled-to-Read-to-Disabled-to-Write

 

 

 

 

 

 

Added figure Read-to-Readback-to-Read-to-Read (R/W

= HIGH)

 

 

 

 

Updated Read-to-Write-to-Read timing diagram to correct the data out schemes

 

 

 

 

Updated Disabled-to-Read-to-Read-to-Read-to-Write timing diagram to correct

 

 

 

 

the chip enable, data in, and data out schemes

 

 

 

 

Updated Disabled-to-Write-to-Read-to-Write-to-Read timing diagram to correct

 

 

 

 

the chip enable and output enable schemes

 

 

 

 

Updated Disabled-to-Read-to-Disabled-to-Write timing diagram to correct the

 

 

 

 

chip enable and output enable schemes

*G

391597

See ECN

SPN

Updated counter reset section to reflect mirror register behavior

 

 

 

 

 

*H

2544945

07/29/08

VKN/AESA

Updated Template. Updated ordering information

 

 

 

 

 

 

 

Document #: 38-06070 Rev. *H

Page 31 of 32

[+] Feedback

Image 31
Contents Cypress Semiconductor Corporation 198 Champion Court Functional DescriptionProduct Selection Guide Density Mbit 32K x 64K x 128K x 176TQFP 172FBGAMirror Reg Logic Block DiagramTrue RAM ArrayBall BGA Top View Pin ConfigurationsCY7C0853AV CY7C0850AV CY7C0851AV CY7C0852AV Pin Definitions Mailbox Interrupts Master ResetOperation Description Address Counter and Mask Register Operations Mask Load Operation Mask Reset OperationCounter Interrupt RetransmitCLK Cnten ADS Cntrst MrstProgrammable Counter-Mask Register Operation 1 Ieee 1149.1 Serial Boundary Scan Jtag Performing a TAP ResetCapacitance Electrical CharacteristicsMaximum Ratings Operating RangeNormal Load Load Three-state Delay Load Switching CharacteristicsMaster Reset Timing Port to Port DelaysParameter Description 167/133/100 Unit Min Jtag TimingMaster Reset Switching WaveformsBank Select Read 26 Read-to-Write-to-Read OE Controlled 25, 28, 30 Write with Address Counter Advance Disabled-to-Write-to-Read-to-Write-to-Read Read-to-Readback-to-Read-to-Read R/W = High Counter Reset 32 Readback State of Address Counter or Mask Register35, 36, 37 LeftPort LPort Write to RightPort RPort Read39, 40 Counter Interrupt and Retransmit 34, 42, 43, 44 CLK 64K × 36 2M 3.3V Synchronous CY7C0851AV Dual-Port Sram Ordering Information256K × 36 9M 3.3V Synchronous CY7C0853AV Dual-Port Sram 128K × 36 4M 3.3V Synchronous CY7C0852AV Dual-Port SramBall Fbga 15 x 15 x 1.25 mm Package DiagramsPin Thin Quad Flat Pack 24 × 24 × 1.4 mm Submis Orig. Description of Change Sion Date Document HistoryWorldwide Sales and Design Support Products PSoC Solutions Sales, Solutions, and Legal InformationUSB