22007E/0 — November 1999

0-8 Variable Ranges (212 to 232)

64 Fixed Ranges

AMD Athlon™ Processor x86 Code Optimization

FFFFFFFFh

SMM TSeg

100000h

(4 Kbytes each)

16 Fixed Ranges

(16 Kbytes each)

8 Fixed Ranges

256 Kbytes

256 Kbytes

512 Kbytes

C0000h

80000h

(64 Kbytes each)

0

Figure 12. MTRR Mapping of Physical Memory

Memory Type Range Register (MTRR) Mechanism

173

Page 189
Image 189
AMD x86 manual FFFFFFFFh, 100000h Kbytes each Fixed Ranges C0000h 80000h