Intel 41210 manual Board Layout Guidelines, Adapter Card Topology

Page 29

Board Layout Guidelines

7

This chapter provides details on adapter card stackup suggestions. It is highly recommended that signal integrity simulations be run to verify each 41210 Bridge PCB layout especially if it deviates from the recommendations listed in these design guidelines.

7.1Adapter Card Topology

The 41210 Bridge will be implemented on PCI-E adapter cards with an eight layer stackup PCB. The specified impedance range for all adapter card implementations will be 60+/-15%. Adjustments will be made for interfaces specified at other impedances. Table 3 defines the typical layer geometries for eight layer boards.

Table 3.

Adapter Card Stack Up, Microstrip and Stripline

 

 

 

 

 

 

 

 

 

Variable

Type

Nominal

Minimum

Maximum

Notes

 

(mils)

(mils)

(mils)

 

 

 

 

 

 

 

 

 

 

Solder Mask Thickness (mil)

N/A

0.8

0.6

1.0

 

 

 

 

 

 

 

 

 

Solder Mask Er

N/A

3.65

3.65

3.65

 

Core Thickness (mil)

N/A

2.8

3.0

3.2

 

 

 

 

 

 

 

 

 

Core Er

N/A

4.3

3.75

4.85

2113 material

Plane Thickness (mil)

Power

2.7

2.5

2.9

 

 

 

 

 

 

Ground

1.35

1.15

1.55

 

 

 

 

 

 

 

 

 

 

 

 

 

1

3.5

3.3

3.7

The trace height will be determined to

 

Trace Height (mil)

 

 

 

 

 

2

3.5

3.3

3.7

 

achieve a nominal 60 .

 

 

 

 

 

 

 

 

3

10.5

9.9

11.1

 

 

 

 

 

 

 

 

 

 

Microstrip

4.30

3.75

4.85

2113 material

 

 

 

 

 

 

 

 

Preg Er

Stripline1

4.30

3.75

4.85

2113 material

 

 

 

 

 

 

 

 

 

 

 

7628 material. Trace height 3 is composed

 

 

Stripline2

4.3

3.75

4.85

of one piece of 2113 and one piece of

 

 

 

 

 

 

7628.

 

 

 

 

 

 

 

Trace Thickness (mil)

Microstrip

1.75

1.2

2.3

 

 

 

 

 

 

Stripline

1.4

1.2

1.6

 

 

 

 

 

 

 

 

 

 

 

 

Trace Width (mil)

Microstrip

4.0

2.5

5.5

 

 

 

 

 

 

 

 

 

 

Stripline

4.0

2.5

5.5

 

 

 

 

 

 

 

Total Thickness (mil)

FR4

62.0

56.0

68.0

 

 

 

 

 

 

 

Trace Spacing (using

[12]/[16]

 

 

 

 

microstrip E2E/C2C)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Trace Spacing (using

 

 

 

 

 

 

stripline E2E/C2C)

[12]/[16]

 

 

 

 

 

 

 

 

 

 

 

 

Trace Impedance

Microstrip

60

51

69

 

 

 

 

 

 

 

 

Stripline

60

51

69

 

 

 

 

 

 

 

 

 

 

 

Intel® 41210 Serial to Parallel PCI Bridge Design Guide

29

Image 29
Contents Design Guide Intel 41210 Serial to Parallel PCI BridgeIntel 41210 Serial to Parallel PCI Bridge Design Guide Contents Figures Description TablesRevision History This page intentionally left blank Terminology and Definitions About This DocumentTerminology and Definitions Sheet 1 Term DefinitionTerminology and Definitions Sheet 2 About This DocumentIntroduction2 PCI Express Interface FeaturesPCI-X Interface Features SMBus for configuration register initialization Power ManagementSMBus Interface IntroductionMicrocontroller Connections to the 41210 Bridge Bridge Microcontroller Block DiagramRelated Documents JtagIntel41210 Serial to Parallel PCI Bridge Applications Intel 41210 Bridge Adapter Card Block DiagramThis page intentionally left blank Package Information Package SpecificationPackage Information Bottom View 41210 Bridge 567-Ball Fcbga Package DimensionsSide View 41210 Bridge 567-Ball Fcbga Package Dimensions This page intentionally left blank 41210 Bridge Decoupling Guidelines Power Plane LayoutPower Plane Layout Bridge Decoupling Guidelines Split Voltage PlanesPCI VCC15 and VCC33 Voltage Requirements Bridge Reset and Power Timing Considerations5ARST#,BRST# and PERST# Timing Requirements Bridge Reset and Power Timing Considerations Crosstalk General Routing GuidelinesGeneral Routing Guidelines General Routing Guidelines EMI ConsiderationsDecoupling Power Distribution and DecouplingTrace Impedance Cross Section of Differential Trace Differential ImpedanceAdapter Card Stack Up, Microstrip and Stripline Board Layout GuidelinesAdapter Card Topology Adapter Card Stackup Board Layout GuidelinesINTx Routing Table PCI-X Layout GuidelinesInterrupts Interrupt Routing for Devices Behind a Bridge PCI ArbitrationPCI-X Layout Guidelines Interrupt Binding for Devices Behind a BridgePCI Resistor Compensation PCI General Layout GuidelinesPCI/PCI-X Frequency/Mode Straps PCI-X SignalsPCI Pullup Resistors Not Required BCBE#74, BDEVSEL#, BFRAME#, BINTA#, BINTB#, BINTC#, BINTD# PCI Clock Layout GuidelinesPCI Clock Distribution and Matching Requirements Parameter Routing Guidelines PCI-X Clock Layout Requirements SummaryPCI-X Slot Guidelines PCI-X Topology Layout GuidelinesParameter Routing Guideline for Lower AD Bus Embedded PCI-X 133 MHzEmbedded PCI-X 133 MHz Routing Recommendations Embedded PCI-X 100 MHz Routing Recommendations Embedded PCI-X 100 MHzPCI-X 66 MHz Embedded Routing Recommendations PCI-X 66 MHz Embedded TopologyPCI 66 MHz Embedded Table PCI 66 MHz Embedded TopologyPCI 33 MHz Embedded Routing Recommendations PCI 33 MHz Embedded Mode TopologyThis page intentionally left blank General recommendations PCI Express LayoutAdapter Card Layout Guidelines PCI-Express Layout GuidelinesPCI Express Layout Adapter Card Routing Recommendations Sheet 1Adapter Card Routing Recommendations Sheet 2 This page intentionally left blank 10.1 41210 Bridge Analog Voltage Filters ConfigCircuit Implementations Circuit Implementations PCI Analog Voltage FiltersPCI Express Analog Voltage Filter Vssape Bandgap Analog Voltage FilterVccape VSS Vssbgpe Bandgap Analog Voltage Filter CircuitVccbgpe PERCOMP0 PERCOMP1 Rcomp Reference and Compensation Circuit ImplementationsBit Value SMBUs Address ConfigurationSM Bus Board Stack-up Bridge Customer Reference BoardsMaterial Layer Type Thickness Copper WeightImpedance Bridge Customer Reference BoardsMechanical Outline of the 41210 Bridge Board OutlineThis page intentionally left blank PCI Express Interface Signals Design Guide ChecklistSignals Recommendations Reason/Impact PERCOMP10PCI/PCI-X Interface Signals Design Guide ChecklistBM66EN PERST# AM66ENApcixcap BpcixcapSignals Miscellaneous SignalsSMBus Interface Signals Signal Recommendations Reason/Impact Power and Ground SignalsVCC15 VCC33Jtag Signals
Related manuals
Manual 120 pages 33.98 Kb