Intel 41210 manual PCI Arbitration, Interrupt Routing for Devices Behind a Bridge

Page 32

PCI-X Layout Guidelines

Note: PCI Express Assert_INTx/Deassert_INTx messages are not inhibited by the BME bit.

8.1.1Interrupt Routing for Devices Behind a Bridge

Given the legacy interrupt sharing scheme shown in Table 4, to get the best legacy interrupt performance (by reducing interrupt sharing), adapter boards have to select the appropriate A_INTX#, B_INTX# (where X is A, B, C or D) input pin to use on each PCI bus segment. The chosen interrupt input also imposes a PCI device number requirement for the interrupt source as specified in the PCI-to-PCI Bridge specification and reproduced in Table 5.

Table 5. Interrupt Binding for Devices Behind a Bridge

Device Number on

Interrupt Pin on Device

Interrupt on 41210 Bridge

Secondary Bus

 

 

 

 

 

 

INTA#

INTA#

 

 

 

-a. 4, 8b, 12, 16, 20, 24, 28

INTB#

INTB#

 

 

INTC#

INTC#

 

 

 

 

 

INTD#

INTD#

 

 

 

 

INTA#

INTB#

 

 

 

1, 5, 9b, 13, 17, 21, 25, 29

INTB#

INTC#

 

 

INTC#

INTD#

 

 

 

 

 

INTD#

INTA#

 

 

 

 

INTA#

INTC#

 

 

 

2, 6, 10b, 14, 18, 22, 26, 30

INTB#

INTD#

 

 

INTC#

INTA#

 

 

 

 

 

INTD#

INTB#

 

 

 

 

INTA#

INTD#

 

 

 

3, 7, 11b, 15, 19, 23, 27, 31

INTB#

INTA#

 

 

INTC#

INTB#

 

 

 

 

 

INTD#

INTC#

 

 

 

a.Device number 0 is reserved for the Bridge and should not be assigned to secondary devices.

b.AD[27:24] which correspond to devices 11:8 should not be used for IDSEL# connections as these signals are used when accessing the extended configuration space in the bridge from the secondary bus.

8.2PCI Arbitration

The 41210 Bridge supports a high-performance internal PCI arbiter that supports up to seven masters on each PCI segment A and B PCI Buses. The request inputs into the internal arbiter include: six external request inputs and 1 internal request input. All request inputs to the internal arbiter are split into two groups, a high priority group and a low priority group. Any master, including the internal master, can be programmed to be in either of the two groups. This could also mean that all the request inputs into the arbiter could be in one single group. Within a group, priority is round-robin. The entire low-priority group represents one slot in the high priority group. The 41210 Bridge provides a 16-bit arbiter control register to control two aspects of the internal arbiter behavior:

32

Intel® 41210 Serial to Parallel PCI Bridge Design Guide

Image 32
Contents Intel 41210 Serial to Parallel PCI Bridge Design GuideIntel 41210 Serial to Parallel PCI Bridge Design Guide Contents Figures Description TablesRevision History This page intentionally left blank About This Document Terminology and DefinitionsTerminology and Definitions Sheet 1 Term DefinitionAbout This Document Terminology and Definitions Sheet 2Introduction2 PCI Express Interface FeaturesPCI-X Interface Features Power Management SMBus for configuration register initializationSMBus Interface IntroductionBridge Microcontroller Block Diagram Microcontroller Connections to the 41210 BridgeJtag Related DocumentsIntel 41210 Bridge Adapter Card Block Diagram Intel41210 Serial to Parallel PCI Bridge ApplicationsThis page intentionally left blank Package Specification Package InformationBottom View 41210 Bridge 567-Ball Fcbga Package Dimensions Package InformationSide View 41210 Bridge 567-Ball Fcbga Package Dimensions This page intentionally left blank Power Plane Layout 41210 Bridge Decoupling GuidelinesPower Plane Layout Split Voltage Planes Bridge Decoupling GuidelinesPCI VCC15 and VCC33 Voltage Requirements Bridge Reset and Power Timing Considerations5ARST#,BRST# and PERST# Timing Requirements Bridge Reset and Power Timing Considerations Crosstalk General Routing GuidelinesGeneral Routing Guidelines EMI Considerations General Routing GuidelinesDecoupling Power Distribution and DecouplingTrace Impedance Differential Impedance Cross Section of Differential TraceAdapter Card Stack Up, Microstrip and Stripline Board Layout GuidelinesAdapter Card Topology Board Layout Guidelines Adapter Card StackupINTx Routing Table PCI-X Layout GuidelinesInterrupts PCI Arbitration Interrupt Routing for Devices Behind a BridgePCI-X Layout Guidelines Interrupt Binding for Devices Behind a BridgePCI General Layout Guidelines PCI Resistor CompensationPCI/PCI-X Frequency/Mode Straps PCI-X SignalsPCI Pullup Resistors Not Required PCI Clock Layout Guidelines BCBE#74, BDEVSEL#, BFRAME#, BINTA#, BINTB#, BINTC#, BINTD#PCI Clock Distribution and Matching Requirements PCI-X Clock Layout Requirements Summary Parameter Routing GuidelinesPCI-X Topology Layout Guidelines PCI-X Slot GuidelinesParameter Routing Guideline for Lower AD Bus Embedded PCI-X 133 MHzEmbedded PCI-X 133 MHz Routing Recommendations Embedded PCI-X 100 MHz Embedded PCI-X 100 MHz Routing RecommendationsPCI-X 66 MHz Embedded Topology PCI-X 66 MHz Embedded Routing RecommendationsPCI 66 MHz Embedded Topology PCI 66 MHz Embedded TablePCI 33 MHz Embedded Mode Topology PCI 33 MHz Embedded Routing RecommendationsThis page intentionally left blank PCI Express Layout General recommendationsPCI-Express Layout Guidelines Adapter Card Layout GuidelinesPCI Express Layout Adapter Card Routing Recommendations Sheet 1Adapter Card Routing Recommendations Sheet 2 This page intentionally left blank 10.1 41210 Bridge Analog Voltage Filters ConfigCircuit Implementations Circuit Implementations PCI Analog Voltage FiltersPCI Express Analog Voltage Filter Vssape Bandgap Analog Voltage FilterVccape VSS Vssbgpe Bandgap Analog Voltage Filter CircuitVccbgpe Reference and Compensation Circuit Implementations PERCOMP0 PERCOMP1 RcompBit Value SMBUs Address ConfigurationSM Bus Bridge Customer Reference Boards Board Stack-upLayer Type Thickness Copper Weight MaterialImpedance Bridge Customer Reference BoardsBoard Outline Mechanical Outline of the 41210 BridgeThis page intentionally left blank Design Guide Checklist PCI Express Interface SignalsSignals Recommendations Reason/Impact PERCOMP10Design Guide Checklist PCI/PCI-X Interface SignalsAM66EN BM66EN PERST#Apcixcap BpcixcapSignals Miscellaneous SignalsSMBus Interface Signals Power and Ground Signals Signal Recommendations Reason/ImpactVCC15 VCC33Jtag Signals
Related manuals
Manual 120 pages 33.98 Kb