Intel 41210 manual Figures

Page 4

Contents

 

 

 

 

8.6.1 Embedded PCI-X 133 MHz

39

 

 

8.6.2 Embedded PCI-X 100 MHz

40

 

 

8.6.3 PCI-X 66 MHz Embedded Topology

41

 

 

8.6.4 PCI 66 MHz Embedded Topology

42

 

 

8.6.5 PCI 33 MHz Embedded Mode Topology

43

9

PCI Express Layout

45

 

9.1

General recommendations

45

 

9.2

PCI-Express Layout Guidelines

46

 

9.3

Adapter Card Layout Guidelines

46

10

Circuit Implementations

49

 

10.1

41210 Bridge Analog Voltage Filters

49

 

 

10.1.1 PCI Analog Voltage Filters

50

 

 

10.1.2 PCI Express Analog Voltage Filter

50

 

 

10.1.3 Bandgap Analog Voltage Filter

51

 

10.2

Intel® 41210 Serial to Parallel PCI Bridge Reference and Compensation Pins

53

 

 

10.2.1 SM Bus

54

11 41210 Bridge Customer Reference Boards

55

 

11.1

Board Stack-up

55

 

11.2

Material

56

 

11.3

Impedance

56

 

11.4

Board Outline

57

12

Design Guide Checklist

59

Figures

 

 

1

41210 Bridge Microcontroller Block Diagram

11

2

41210 Bridge Microcontroller Connections

11

3

41210 Bridge Block Diagram

12

4

Intel® 41210 Bridge Adapter Card Block Diagram

13

5

Top View - 41210 Bridge 567-Ball FCBGA Package Dimensions

15

6

Bottom View - 41210 Bridge 567-Ball FCBGA Package Dimensions

16

7

Side View - 41210 Bridge 567-Ball FCBGA Package Dimensions

17

8

Decoupling Placement for Core and PCI Express Voltage Planes

19

9

Decoupling Placement for PCI/PCI-X 1.5V and 3.3V Voltage Planes

20

10

41210 Bridge Single-Layer Split Voltage Plane

22

11

Crosstalk Effects on Trace Distance and Height

26

12

PCB Ground Layout Around Connectors

26

13

Cross Section of Differential Trace

28

14

Two-by-two Differential Impedance Matrix

28

15

Adapter Card Stackup

30

16

PCI RCOMP

33

17

PCI Clock Distribution and Matching Requirements

36

18

Embedded PCI-X 133 MHz Topology

39

19

Embedded PCI-X 100 MHz Topology

40

20

PCI-X 66 MHz Embedded Routing Topology

41

21

PCI 66 MHz Embedded Topology

42

iv

Intel® 41210 Serial to Parallel PCI Bridge Design Guide

Image 4
Contents Intel 41210 Serial to Parallel PCI Bridge Design GuideIntel 41210 Serial to Parallel PCI Bridge Design Guide Contents Figures Revision History TablesDescription This page intentionally left blank About This Document Terminology and DefinitionsTerminology and Definitions Sheet 1 Term DefinitionAbout This Document Terminology and Definitions Sheet 2PCI-X Interface Features PCI Express Interface FeaturesIntroduction2 Power Management SMBus for configuration register initializationSMBus Interface IntroductionBridge Microcontroller Block Diagram Microcontroller Connections to the 41210 BridgeJtag Related DocumentsIntel 41210 Bridge Adapter Card Block Diagram Intel41210 Serial to Parallel PCI Bridge ApplicationsThis page intentionally left blank Package Specification Package InformationBottom View 41210 Bridge 567-Ball Fcbga Package Dimensions Package InformationSide View 41210 Bridge 567-Ball Fcbga Package Dimensions This page intentionally left blank Power Plane Layout 41210 Bridge Decoupling GuidelinesPower Plane Layout Split Voltage Planes Bridge Decoupling GuidelinesPCI ARST#,BRST# and PERST# Timing Requirements Bridge Reset and Power Timing Considerations5VCC15 and VCC33 Voltage Requirements Bridge Reset and Power Timing Considerations General Routing Guidelines General Routing GuidelinesCrosstalk EMI Considerations General Routing GuidelinesTrace Impedance Power Distribution and DecouplingDecoupling Differential Impedance Cross Section of Differential TraceAdapter Card Topology Board Layout GuidelinesAdapter Card Stack Up, Microstrip and Stripline Board Layout Guidelines Adapter Card StackupInterrupts PCI-X Layout GuidelinesINTx Routing Table PCI Arbitration Interrupt Routing for Devices Behind a BridgePCI-X Layout Guidelines Interrupt Binding for Devices Behind a BridgePCI General Layout Guidelines PCI Resistor CompensationPCI Pullup Resistors Not Required PCI-X SignalsPCI/PCI-X Frequency/Mode Straps PCI Clock Layout Guidelines BCBE#74, BDEVSEL#, BFRAME#, BINTA#, BINTB#, BINTC#, BINTD#PCI Clock Distribution and Matching Requirements PCI-X Clock Layout Requirements Summary Parameter Routing GuidelinesPCI-X Topology Layout Guidelines PCI-X Slot GuidelinesEmbedded PCI-X 133 MHz Routing Recommendations Embedded PCI-X 133 MHzParameter Routing Guideline for Lower AD Bus Embedded PCI-X 100 MHz Embedded PCI-X 100 MHz Routing RecommendationsPCI-X 66 MHz Embedded Topology PCI-X 66 MHz Embedded Routing RecommendationsPCI 66 MHz Embedded Topology PCI 66 MHz Embedded TablePCI 33 MHz Embedded Mode Topology PCI 33 MHz Embedded Routing RecommendationsThis page intentionally left blank PCI Express Layout General recommendationsPCI-Express Layout Guidelines Adapter Card Layout GuidelinesPCI Express Layout Adapter Card Routing Recommendations Sheet 1Adapter Card Routing Recommendations Sheet 2 This page intentionally left blank Circuit Implementations Config10.1 41210 Bridge Analog Voltage Filters PCI Express Analog Voltage Filter PCI Analog Voltage FiltersCircuit Implementations Vccape Bandgap Analog Voltage FilterVssape Vccbgpe Bandgap Analog Voltage Filter CircuitVSS Vssbgpe Reference and Compensation Circuit Implementations PERCOMP0 PERCOMP1 RcompSM Bus SMBUs Address ConfigurationBit Value Bridge Customer Reference Boards Board Stack-upLayer Type Thickness Copper Weight MaterialImpedance Bridge Customer Reference BoardsBoard Outline Mechanical Outline of the 41210 BridgeThis page intentionally left blank Design Guide Checklist PCI Express Interface SignalsSignals Recommendations Reason/Impact PERCOMP10Design Guide Checklist PCI/PCI-X Interface SignalsAM66EN BM66EN PERST#Apcixcap BpcixcapSMBus Interface Signals Miscellaneous SignalsSignals Power and Ground Signals Signal Recommendations Reason/ImpactVCC15 VCC33Jtag Signals
Related manuals
Manual 120 pages 33.98 Kb