Intel 41210 manual PCI-X Clock Layout Requirements Summary, Parameter Routing Guidelines

Page 37

PCI-X Layout Guidelines

Table 8.

PCI-X Clock Layout Requirements Summary

 

 

 

 

Parameter

Routing Guidelines

 

 

 

 

Signal Group

PCI Clocks B_CLKO[6:0], A_CLK[6:0]

 

 

 

 

Reference Plane

Route over unbroken ground or power plane

 

 

 

 

Stripline Trace Width

4 mils

 

 

 

 

Stripline Trace Spacing: Separation between two

25 mils center to center from any other signal

 

different clock lines, “d” clock lines

 

 

 

 

 

 

Stripline Trace Spacing: Separation between two

 

 

segments of the same clock line (on serpentine

25 mils center to center from any other signal

 

layout), “a” dimension

 

 

 

 

 

Stripline Trace Spacing: Separation between clocks

50 mils center to center from any other signal

 

and other lines

 

 

 

All 41210 Bridge Output Clocks B_CLK0[6:0] and

 

 

A_CLK[6:0] connected to devices must be length

 

Length Matching Requirements

matched to 0.1 inch of each other.

 

 

 

The clock feedback line lengths from A_CLKOUT to

 

 

 

 

A_CLKIN and B_CLKOUT to B_CLKIN should be

 

 

length matched to all other clock lines within 0.1”.

 

 

 

 

Total Length of the 41210 Bridge PCI CLKs on the

10” -14”

 

adapter card

 

 

 

 

 

 

 

Connect A_CLKIN to one end of a 22+/- 1% resistor

 

A_CLKIN, B_CLKIN Series Termination

and the other end connected to A_CLKOUT and

 

connect B_CLKIN to one end of a 22resistor and

 

 

 

 

the other end connected to B_CLKOUT

 

 

 

 

 

Each of the clock outputs A_CLKO[6:0] and

 

A_CLK[6:0], B_CLK[6:0] Series Termination

B_CLK[6:0] should have series 22resistor located

 

 

within 500 mils of the 41210 Bridge clock output.

 

 

 

 

Routing Guideline 1

Point to point signal routing should be used to keep

 

the reflections low.

 

 

 

 

 

 

Routing Guideline 2

Minimize number of vias

 

 

 

Intel® 41210 Serial to Parallel PCI Bridge Design Guide

37

Image 37
Contents Design Guide Intel 41210 Serial to Parallel PCI BridgeIntel 41210 Serial to Parallel PCI Bridge Design Guide Contents Figures Revision History TablesDescription This page intentionally left blank Terminology and Definitions About This DocumentTerminology and Definitions Sheet 1 Term DefinitionTerminology and Definitions Sheet 2 About This DocumentPCI-X Interface Features PCI Express Interface FeaturesIntroduction2 SMBus for configuration register initialization Power ManagementSMBus Interface IntroductionMicrocontroller Connections to the 41210 Bridge Bridge Microcontroller Block DiagramRelated Documents JtagIntel41210 Serial to Parallel PCI Bridge Applications Intel 41210 Bridge Adapter Card Block DiagramThis page intentionally left blank Package Information Package SpecificationPackage Information Bottom View 41210 Bridge 567-Ball Fcbga Package DimensionsSide View 41210 Bridge 567-Ball Fcbga Package Dimensions This page intentionally left blank 41210 Bridge Decoupling Guidelines Power Plane LayoutPower Plane Layout Bridge Decoupling Guidelines Split Voltage PlanesPCI ARST#,BRST# and PERST# Timing Requirements Bridge Reset and Power Timing Considerations5VCC15 and VCC33 Voltage Requirements Bridge Reset and Power Timing Considerations General Routing Guidelines General Routing GuidelinesCrosstalk General Routing Guidelines EMI ConsiderationsTrace Impedance Power Distribution and DecouplingDecoupling Cross Section of Differential Trace Differential ImpedanceAdapter Card Topology Board Layout GuidelinesAdapter Card Stack Up, Microstrip and Stripline Adapter Card Stackup Board Layout GuidelinesInterrupts PCI-X Layout GuidelinesINTx Routing Table Interrupt Routing for Devices Behind a Bridge PCI ArbitrationPCI-X Layout Guidelines Interrupt Binding for Devices Behind a BridgePCI Resistor Compensation PCI General Layout GuidelinesPCI Pullup Resistors Not Required PCI-X SignalsPCI/PCI-X Frequency/Mode Straps BCBE#74, BDEVSEL#, BFRAME#, BINTA#, BINTB#, BINTC#, BINTD# PCI Clock Layout GuidelinesPCI Clock Distribution and Matching Requirements Parameter Routing Guidelines PCI-X Clock Layout Requirements SummaryPCI-X Slot Guidelines PCI-X Topology Layout GuidelinesEmbedded PCI-X 133 MHz Routing Recommendations Embedded PCI-X 133 MHzParameter Routing Guideline for Lower AD Bus Embedded PCI-X 100 MHz Routing Recommendations Embedded PCI-X 100 MHzPCI-X 66 MHz Embedded Routing Recommendations PCI-X 66 MHz Embedded TopologyPCI 66 MHz Embedded Table PCI 66 MHz Embedded TopologyPCI 33 MHz Embedded Routing Recommendations PCI 33 MHz Embedded Mode TopologyThis page intentionally left blank General recommendations PCI Express LayoutAdapter Card Layout Guidelines PCI-Express Layout GuidelinesPCI Express Layout Adapter Card Routing Recommendations Sheet 1Adapter Card Routing Recommendations Sheet 2 This page intentionally left blank Circuit Implementations Config10.1 41210 Bridge Analog Voltage Filters PCI Express Analog Voltage Filter PCI Analog Voltage FiltersCircuit Implementations Vccape Bandgap Analog Voltage FilterVssape Vccbgpe Bandgap Analog Voltage Filter CircuitVSS Vssbgpe PERCOMP0 PERCOMP1 Rcomp Reference and Compensation Circuit ImplementationsSM Bus SMBUs Address ConfigurationBit Value Board Stack-up Bridge Customer Reference BoardsMaterial Layer Type Thickness Copper WeightImpedance Bridge Customer Reference BoardsMechanical Outline of the 41210 Bridge Board OutlineThis page intentionally left blank PCI Express Interface Signals Design Guide ChecklistSignals Recommendations Reason/Impact PERCOMP10PCI/PCI-X Interface Signals Design Guide ChecklistBM66EN PERST# AM66ENApcixcap BpcixcapSMBus Interface Signals Miscellaneous SignalsSignals Signal Recommendations Reason/Impact Power and Ground SignalsVCC15 VCC33Jtag Signals
Related manuals
Manual 120 pages 33.98 Kb