Intel 41210 manual Design Guide Checklist, PCI Express Interface Signals, PERCOMP10

Page 59

Design Guide Checklist

12

This checklist highlights design considerations that should be reviewed prior to manufacturing an adapter card that implements the 41210 Bridge product. The items contained within this checklist attempt to address important connections to these devices and any critical supporting circuitry. This is not a complete list and does not guarantee that a design will function properly.

Table 19. PCI Express Interface Signals

Signals

Recommendations

Reason/Impact

 

 

 

REFCLKn,

Must be connected to clock from a PCI Express

 

connector for add-in card designs or to a 100MHz

 

REFCLKp

 

oscillator for an embedded design.

 

 

 

 

 

 

 

24.9±1% pullup resistor to 1.5V. A single resistor can

PCI Express compensation pin.

PE_RCOMP[1:0]

be used for both signals. Place resistor as close as

0.5V nominal.

 

possible to REFCLKn, REFCLKp pins.

 

 

 

 

 

 

For X1 mode, only signals PERp[0] and PERn[0] or

 

 

PERp[7] and PERn[7] are used.

PCI Express data serial inputs

PERP[7:0]

For X4 mode, only signals PERp[3:0] and PERn[3:0]

(differential data receive

PERN[7:0]

are used.

signals).

 

For X8 mode, all of these signals, PERp[7:0] and

 

 

 

PERn[7:0], are used.

 

 

 

 

 

For X1 mode, only signals PETp[0] and PETn[0] or

 

 

PETp[7] and PETn[7] are used.

PCI Express data serial inputs

PETP[7:0]

For X4 mode, only signals PETP[3:0] and PETN[3:0]

(differential data transmit

PETN[7:0]

are used.

signals).

 

For X8 mode, all of these signals, PETP[7:0] and

 

 

 

PETN[7:0], are used.

 

 

 

 

Intel® 41210 Serial to Parallel PCI Bridge Design Guide

59

Image 59
Contents Design Guide Intel 41210 Serial to Parallel PCI BridgeIntel 41210 Serial to Parallel PCI Bridge Design Guide Contents Figures Description TablesRevision History This page intentionally left blank Term Definition About This DocumentTerminology and Definitions Terminology and Definitions Sheet 1Terminology and Definitions Sheet 2 About This DocumentIntroduction2 PCI Express Interface FeaturesPCI-X Interface Features Introduction Power ManagementSMBus for configuration register initialization SMBus InterfaceMicrocontroller Connections to the 41210 Bridge Bridge Microcontroller Block DiagramRelated Documents JtagIntel41210 Serial to Parallel PCI Bridge Applications Intel 41210 Bridge Adapter Card Block DiagramThis page intentionally left blank Package Information Package SpecificationPackage Information Bottom View 41210 Bridge 567-Ball Fcbga Package DimensionsSide View 41210 Bridge 567-Ball Fcbga Package Dimensions This page intentionally left blank 41210 Bridge Decoupling Guidelines Power Plane LayoutPower Plane Layout Bridge Decoupling Guidelines Split Voltage PlanesPCI VCC15 and VCC33 Voltage Requirements Bridge Reset and Power Timing Considerations5ARST#,BRST# and PERST# Timing Requirements Bridge Reset and Power Timing Considerations Crosstalk General Routing GuidelinesGeneral Routing Guidelines General Routing Guidelines EMI ConsiderationsDecoupling Power Distribution and DecouplingTrace Impedance Cross Section of Differential Trace Differential ImpedanceAdapter Card Stack Up, Microstrip and Stripline Board Layout GuidelinesAdapter Card Topology Adapter Card Stackup Board Layout GuidelinesINTx Routing Table PCI-X Layout GuidelinesInterrupts Interrupt Binding for Devices Behind a Bridge PCI ArbitrationInterrupt Routing for Devices Behind a Bridge PCI-X Layout GuidelinesPCI Resistor Compensation PCI General Layout GuidelinesPCI/PCI-X Frequency/Mode Straps PCI-X SignalsPCI Pullup Resistors Not Required BCBE#74, BDEVSEL#, BFRAME#, BINTA#, BINTB#, BINTC#, BINTD# PCI Clock Layout GuidelinesPCI Clock Distribution and Matching Requirements Parameter Routing Guidelines PCI-X Clock Layout Requirements SummaryPCI-X Slot Guidelines PCI-X Topology Layout GuidelinesParameter Routing Guideline for Lower AD Bus Embedded PCI-X 133 MHzEmbedded PCI-X 133 MHz Routing Recommendations Embedded PCI-X 100 MHz Routing Recommendations Embedded PCI-X 100 MHzPCI-X 66 MHz Embedded Routing Recommendations PCI-X 66 MHz Embedded TopologyPCI 66 MHz Embedded Table PCI 66 MHz Embedded TopologyPCI 33 MHz Embedded Routing Recommendations PCI 33 MHz Embedded Mode TopologyThis page intentionally left blank General recommendations PCI Express LayoutAdapter Card Routing Recommendations Sheet 1 PCI-Express Layout GuidelinesAdapter Card Layout Guidelines PCI Express LayoutAdapter Card Routing Recommendations Sheet 2 This page intentionally left blank 10.1 41210 Bridge Analog Voltage Filters ConfigCircuit Implementations Circuit Implementations PCI Analog Voltage FiltersPCI Express Analog Voltage Filter Vssape Bandgap Analog Voltage FilterVccape VSS Vssbgpe Bandgap Analog Voltage Filter CircuitVccbgpe PERCOMP0 PERCOMP1 Rcomp Reference and Compensation Circuit ImplementationsBit Value SMBUs Address ConfigurationSM Bus Board Stack-up Bridge Customer Reference BoardsBridge Customer Reference Boards Layer Type Thickness Copper WeightMaterial ImpedanceMechanical Outline of the 41210 Bridge Board OutlineThis page intentionally left blank PERCOMP10 Design Guide ChecklistPCI Express Interface Signals Signals Recommendations Reason/ImpactPCI/PCI-X Interface Signals Design Guide ChecklistBpcixcap AM66ENBM66EN PERST# ApcixcapSignals Miscellaneous SignalsSMBus Interface Signals VCC33 Power and Ground SignalsSignal Recommendations Reason/Impact VCC15Jtag Signals
Related manuals
Manual 120 pages 33.98 Kb