Functional Overview
2.1Functional description
Figure 2-1 shows an AHB MC (PL241) configuration.
|
|
|
| $+%0&3/ | ||||
|
|
|
|
|
|
|
| |
$+% |
|
| $+%LQWHUIDFH 0 |
|
|
| 6 | |
|
|
|
|
| ||||
|
|
|
|
|
|
|
| 60& |
|
|
|
|
|
|
|
| |
$+% |
|
|
|
|
|
|
|
|
|
| $+%WR$3% |
|
|
|
|
| |
FRQILJXUDWLRQ |
|
| 0 |
|
|
| $3%6 | |
|
|
|
| |||||
SRUW | EULGJH |
|
|
| ||||
|
|
|
|
| ||||
|
|
|
|
|
|
|
|
|
ELW65$0125
IRXUFKLSV
Figure 2-1 AHB MC (PL241) configuration
This section is divided into:
•AHB interface
•AHB to APB bridge
•Clock domains on page
•
•SMC on page 2-4.
2.1.1AHB interface
The AHB MC fully supports the AMBA AHB 2.0 specification. This interface component converts the incoming AHB transfers to the required transfers of the internal interconnect protocol. Because of the design of the internal interconnect, some optimizations are made in the interface to improve performance.
See AHB interface operation on page
2.1.2AHB to APB bridge
The internal memory controllers of the AHB MC use the AMBA3 APB protocol for their configuration ports. To enable the AHB MC to externally function as an AHB device, the APB configuration ports are connected to an AHB to APB bridge. The bridge converts incoming AHB transfers from the configuration port to the APB transfers that the internal memory controller requires. This bridge is part of the PrimeCell infrastructure components, part BP127.
See AHB to APB bridge operation on page
Copyright © 2006 ARM Limited. All rights reserved. | ARM DDI 0389B |